亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.c

?? 關于xilinx大學計劃配需教程實驗五源代碼
?? C
字號:
/* $Id: xipif_v1_23_b.c,v 1.3 2004/11/15 20:31:35 xduan Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xipif_v1_23_b.c** This file contains the implementation of the XIpIf component. The* XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.  This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.  Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.  The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.  The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** The interrupt registers of the IPIF are parameterizable such that the only* the number of bits necessary for the device are implemented. The functions* of this component do not attempt to validate that the passed in arguments are* valid based upon the number of implemented bits.  This is necessary to* maintain the level of performance required for the common components.  Bits* of the registers are assigned starting at the least significant bit of the* registers.** <b>Critical Sections</b>** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.  Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** <b>Mutual Exclusion</b>** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** <pre>* MODIFICATION HISTORY:** Ver   Who  Date     Changes* ----- ---- -------- -----------------------------------------------* 1.23b jhl  02/27/01 Repartioned to reduce size* 1.23b rpm  08/17/04 Doxygenated for inclusion in API documentation* 1.23b xd   10/27/04 Improve Doxygen format* </pre>*******************************************************************************//***************************** Include Files *********************************/#include "xipif_v1_23_b.h"#include "xio.h"/************************** Constant Definitions *****************************//* the following constant is used to generate bit masks for register testing * in the self test functions, it defines the starting bit mask that is to be * shifted from the LSB to MSB in creating a register test mask */#define XIIF_V123B_FIRST_BIT_MASK     1UL/* the following constant defines the maximum number of bits which may be * used in the registers at the device and IP levels, this is based upon the * number of bits available in the registers */#define XIIF_V123B_MAX_REG_BIT_COUNT 32/**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//************************** Variable Definitions *****************************//************************** Function Prototypes ******************************/static XStatus IpIntrSelfTest(Xuint32 RegBaseAddress,                              Xuint32 IpRegistersWidth);/*****************************************************************************//**** This function performs a self test on the specified IPIF component.  Many* of the registers in the IPIF are tested to ensure proper operation.  This* function is destructive because the IPIF is reset at the start of the test* and at the end of the test to ensure predictable results.  The IPIF reset* also resets the entire device that uses the IPIF.  This function exits with* all interrupts for the device disabled.** @param RegBaseAddress is the base address of the device's IPIF registers** @param IpRegistersWidth contains the number of bits in the IP interrupt*        registers of the device.  The hardware is parameterizable such that*        only the number of bits necessary to support a device are implemented.*        This value must be between 0 and 32 with 0 indicating there are no IP*        interrupt registers used.** @return** A value of XST_SUCCESS indicates the test was successful with no errors.* Any one of the following error values may also be returned.*                                       <br><br>*   - XST_IPIF_RESET_REGISTER_ERROR     The value of a register at reset was*                                       not valid*                                       <br><br>*   - XST_IPIF_IP_STATUS_ERROR          A write to the IP interrupt status*                                       register did not read back correctly*                                       <br><br>*   - XST_IPIF_IP_ACK_ERROR             One or more bits in the IP interrupt*                                       status register did not reset when acked*                                       <br><br>*   - XST_IPIF_IP_ENABLE_ERROR          The IP interrupt enable register*                                       did not read back correctly based upon*                                       what was written to it** @note** None.*******************************************************************************/XStatus XIpIfV123b_SelfTest(Xuint32 RegBaseAddress,                            Xuint8 IpRegistersWidth){    XStatus Status;    /* assert to verify arguments are valid */    XASSERT_NONVOID(IpRegistersWidth <= XIIF_V123B_MAX_REG_BIT_COUNT);    /* reset the IPIF such that it's in a known state before the test     * and interrupts are globally disabled     */    XIIF_V123B_RESET(RegBaseAddress);    /* perform the self test on the IP interrupt registers, if     * it is not successful exit with the status     */    Status = IpIntrSelfTest(RegBaseAddress, IpRegistersWidth);    if (Status != XST_SUCCESS)    {        return Status;    }    /* reset the IPIF such that it's in a known state before exiting test */    XIIF_V123B_RESET(RegBaseAddress);    /* reaching this point means there were no errors, return success */    return XST_SUCCESS;}/******************************************************************************* Perform a self test on the IP interrupt registers of the IPIF. This* function modifies registers of the IPIF such that they are not guaranteed* to be in the same state when it returns.  Any bits in the IP interrupt* status register which are set are assumed to be set by default after a reset* and are not tested in the test.** @param RegBaseAddress is the base address of the device's IPIF registers** @param IpRegistersWidth contains the number of bits in the IP interrupt*        registers of the device.  The hardware is parameterizable such that*        only the number of bits necessary to support a device are implemented.*        This value must be between 0 and 32 with 0 indicating there are no IP*        interrupt registers used.** @return** A status indicating XST_SUCCESS if the test was successful.  Otherwise, one* of the following values is returned.*   - XST_IPIF_RESET_REGISTER_ERROR     The value of a register at reset was*                                       not valid*                                       <br><br>*   - XST_IPIF_IP_STATUS_ERROR          A write to the IP interrupt status*                                       register did not read back correctly*                                       <br><br>*   - XST_IPIF_IP_ACK_ERROR             One or more bits in the IP status*                                       register did not reset when acked*                                       <br><br>*   - XST_IPIF_IP_ENABLE_ERROR          The IP interrupt enable register*                                       did not read back correctly based upon*                                       what was written to it* @note** None.*******************************************************************************/static XStatus IpIntrSelfTest(Xuint32 RegBaseAddress, Xuint32 IpRegistersWidth){    /* ensure that the IP interrupt enable register is  zero     * as it should be at reset, the interrupt status is dependent upon the     * IP such that it's reset value is not known     */    if (XIIF_V123B_READ_IIER(RegBaseAddress) != 0)    {        return XST_IPIF_RESET_REGISTER_ERROR;    }    /* if there are any used IP interrupts, then test all of the interrupt     * bits in all testable registers     */    if (IpRegistersWidth > 0)    {        Xuint32 BitCount;        Xuint32 IpInterruptMask = XIIF_V123B_FIRST_BIT_MASK;        Xuint32 Mask = XIIF_V123B_FIRST_BIT_MASK; /* bits assigned MSB to LSB */        Xuint32 InterruptStatus;        /* generate the register masks to be used for IP register tests, the         * number of bits supported by the hardware is parameterizable such         * that only that number of bits are implemented in the registers, the         * bits are allocated starting at the MSB of the registers         */        for (BitCount = 1;             BitCount < IpRegistersWidth;             BitCount++)        {            Mask = Mask << 1;            IpInterruptMask |= Mask;        }        /* get the current IP interrupt status register contents, any bits         * already set must default to 1 at reset in the device and these         * bits can't be tested in the following test, remove these bits from         * the mask that was generated for the test         */        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        IpInterruptMask &= ~InterruptStatus;        /* set the bits in the device status register and verify them by reading         * the register again, all bits of the register are latched         */        XIIF_V123B_WRITE_IISR(RegBaseAddress, IpInterruptMask);        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        if ((InterruptStatus & IpInterruptMask) != IpInterruptMask)        {            return XST_IPIF_IP_STATUS_ERROR;        }        /* test to ensure that the bits set in the IP interrupt status register         * can be cleared by acknowledging them in the IP interrupt status         * register then read it again and verify it was cleared         */        XIIF_V123B_WRITE_IISR(RegBaseAddress, IpInterruptMask);        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        if ((InterruptStatus & IpInterruptMask) != 0)        {            return XST_IPIF_IP_ACK_ERROR;        }        /* set the IP interrupt enable set register and then read the IP         * interrupt enable register and verify the interrupts were enabled         */        XIIF_V123B_WRITE_IIER(RegBaseAddress, IpInterruptMask);        if (XIIF_V123B_READ_IIER(RegBaseAddress) != IpInterruptMask)        {            return XST_IPIF_IP_ENABLE_ERROR;        }        /* clear the IP interrupt enable register and then read the         * IP interrupt enable register and verify the interrupts were disabled         */        XIIF_V123B_WRITE_IIER(RegBaseAddress, 0);        if (XIIF_V123B_READ_IIER(RegBaseAddress) != 0)        {            return XST_IPIF_IP_ENABLE_ERROR;        }    }    return XST_SUCCESS;}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人综合激情网| 国产成人午夜99999| 亚洲男女一区二区三区| 亚洲欧洲精品一区二区三区 | 中文字幕日韩av资源站| 久久精品一区二区三区不卡| 欧美www视频| 精品久久国产97色综合| 精品999久久久| 国产精品青草久久| 亚洲免费资源在线播放| 一区二区高清在线| 蜜臀av一级做a爰片久久| 精品一区二区国语对白| 国产电影精品久久禁18| 色综合天天做天天爱| 在线观看av一区二区| 欧美精品色综合| 久久综合五月天婷婷伊人| 国产亚洲制服色| 亚洲区小说区图片区qvod| 视频一区中文字幕| 国产麻豆精品在线观看| 色综合一个色综合亚洲| 91精品麻豆日日躁夜夜躁| 久久久777精品电影网影网| 亚洲欧美二区三区| 日本欧洲一区二区| 丁香五精品蜜臀久久久久99网站 | 一区二区三区日韩在线观看| 日本怡春院一区二区| 成人一二三区视频| 欧美日韩一区二区三区不卡| 久久女同精品一区二区| 亚洲欧美另类久久久精品| 日韩激情中文字幕| 成人教育av在线| 日韩亚洲欧美在线观看| 亚洲精品成a人| 国产精品99久久久久久有的能看| 色综合久久九月婷婷色综合| 欧美www视频| 午夜精品久久久| 大桥未久av一区二区三区中文| 欧美在线啊v一区| 久久久久久久电影| 青娱乐精品视频| 欧美视频在线播放| 18欧美亚洲精品| 国产成人av电影在线| 日韩一区二区精品| 婷婷成人综合网| 欧美在线一区二区三区| 中文字幕一区二区视频| 久久国产免费看| 91精品国产免费| 亚洲va欧美va天堂v国产综合| 99精品久久免费看蜜臀剧情介绍| 欧美精品一区二区精品网| 性久久久久久久| 欧美亚洲免费在线一区| 亚洲黄色小视频| 欧美中文字幕一区二区三区亚洲| 亚洲国产高清不卡| 国产乱一区二区| 久久亚洲免费视频| 久久99精品国产麻豆婷婷 | 久久久av毛片精品| 精品一区二区三区视频在线观看| 欧美一区二区三区性视频| 亚洲一卡二卡三卡四卡| 色综合久久中文字幕| 亚洲男人的天堂在线aⅴ视频| av亚洲精华国产精华精| 国产精品美女www爽爽爽| 丁香桃色午夜亚洲一区二区三区| 久久久久久久国产精品影院| 国产成人在线视频免费播放| 精品乱码亚洲一区二区不卡| 久久国产三级精品| 久久精品视频免费| 成人a区在线观看| 尤物视频一区二区| 欧美日韩在线播| 蜜臀a∨国产成人精品| 日韩欧美一区二区久久婷婷| 久久er99热精品一区二区| 国产欧美一区二区精品性色超碰| 狠狠色丁香久久婷婷综| 国产精品女同互慰在线看| 97精品超碰一区二区三区| 亚洲一区在线观看网站| 538prom精品视频线放| 国产高清成人在线| 一区二区三区日韩欧美| 欧美一区二区视频网站| 国产激情一区二区三区| 亚洲另类色综合网站| 91精品国产麻豆国产自产在线 | 国产91综合网| 亚洲色图视频网站| 91精品国产91热久久久做人人| 久久国产日韩欧美精品| 亚洲图片激情小说| 欧美精选午夜久久久乱码6080| 国产一区激情在线| 一区二区三区国产精品| 久久先锋影音av鲁色资源网| 91免费在线看| 激情综合色播激情啊| 亚洲天堂久久久久久久| 精品噜噜噜噜久久久久久久久试看| 成人一区二区在线观看| 免费av成人在线| 一区视频在线播放| 精品国产乱码久久久久久夜甘婷婷 | 91天堂素人约啪| 激情小说亚洲一区| 亚洲午夜久久久久| 国产欧美va欧美不卡在线| 91麻豆精品国产91久久久使用方法| 国产成人在线观看| 久久精品国产澳门| 亚洲国产日韩一区二区| 国产精品免费视频观看| 欧美一区二区视频在线观看2022| 91麻豆国产香蕉久久精品| 国产精品一区二区久激情瑜伽| 亚洲mv在线观看| 亚洲自拍与偷拍| 亚洲男同性恋视频| 国产精品护士白丝一区av| 久久久国产精品不卡| 精品久久久久久综合日本欧美| 欧美性受xxxx黑人xyx性爽| 99re视频精品| 成人av免费网站| 国产成人精品影视| 国产一区不卡在线| 狠狠色丁香婷婷综合| 精品亚洲porn| 看电影不卡的网站| 麻豆成人91精品二区三区| 天天综合日日夜夜精品| 夜夜揉揉日日人人青青一国产精品 | 亚洲国产精品久久不卡毛片| 亚洲黄色免费网站| 亚洲欧美二区三区| 亚洲国产另类av| 一区二区三区在线免费播放| 中文字幕亚洲精品在线观看 | 91行情网站电视在线观看高清版| www.日韩大片| 色综合久久久久| 日本高清不卡aⅴ免费网站| 一本到一区二区三区| 色综合天天天天做夜夜夜夜做| 91在线视频免费观看| 欧洲视频一区二区| 欧美日韩视频在线观看一区二区三区 | 国产精品一区二区久激情瑜伽| 国产福利电影一区二区三区| 国产激情一区二区三区| av电影在线不卡| 在线观看一区日韩| 欧美影片第一页| 欧美一二三在线| 国产欧美一区二区三区鸳鸯浴| 中文字幕乱码久久午夜不卡| 国产精品成人一区二区三区夜夜夜| 亚洲精品国产成人久久av盗摄| 亚洲国产成人porn| 国产一区二区视频在线播放| 成人午夜激情在线| 欧美一a一片一级一片| 欧美v亚洲v综合ⅴ国产v| 国产精品久久久久aaaa樱花| 亚洲午夜成aⅴ人片| 久久精品国产精品亚洲红杏| 成人污视频在线观看| 欧美影院精品一区| 久久先锋资源网| 亚洲一二三区不卡| 国产精一区二区三区| 欧美日韩一区二区欧美激情| 精品日韩99亚洲| 樱花草国产18久久久久| 精品在线一区二区| 欧美性视频一区二区三区| 国产亚洲综合在线| 日本欧美一区二区三区乱码| voyeur盗摄精品| 日韩欧美的一区| 亚洲自拍与偷拍| 成人免费高清在线| 精品乱码亚洲一区二区不卡| 一区二区视频在线| 国产成人精品三级麻豆| 欧美一区二区三区在线视频| 亚洲男人天堂av|