亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xparameters.h

?? 關于xilinx大學計劃配需教程實驗五源代碼
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xparameters.h,v 1.75 2007/04/19 19:41:43 moleres Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2007 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xparameters.h** This file contains system parameters for the Xilinx device driver environment.* It is a representation of the system in that it contains the number of each* device in the system as well as the parameters and memory map for each* device.  The user can view this file to obtain a summary of the devices in* their system and the device parameters.** This file may be automatically generated by a design tool such as System* Generator.*******************************************************************************//***************************** Include Files *********************************/#ifndef XPARAMETERS_H    /* prevent circular inclusions */#define XPARAMETERS_H    /* by using protection macros */#ifdef __cplusplusextern "C" {#endif/* unifying driver changesadded XPAR_INTC_0_ACK_BEFORE, XPAR_INTC_1_ACK_BEFOREchanged XPAR_INTC_MAX_ID to XPAR_INTC_MAX_NUM_INTR_INPUTSdeleted XPAR_INTC_0_MAX_ID, XPAR_INTC_1_MAX_ID*//************************** Constant Definitions *****************************//* * The following constants are for each device. * * An instance must exist for each physical device that exists in the system. * The device IDs in the following constants are unique between all devices to * allow device IDs to be searched in the future. *//***************************************************************************** * * System Level defines. These constants are for devices that do not require * a device driver. Examples of these types of devices include volatile RAM * devices. */#define XPAR_ZBT_NUM_INSTANCES   1#define XPAR_ZBT_0_BASE          0x00000000#define XPAR_ZBT_0_SIZE          0x00100000#define XPAR_SRAM_NUM_INSTANCES  1#define XPAR_SRAM_0_BASE         0x00100000#define XPAR_SRAM_0_SIZE         0x00200000#define XPAR_DDR_NUM_INSTANCES   1#define XPAR_DDR_0_BASE          0xF0000000#define XPAR_DDR_0_SIZE          0x01000000#define XPAR_CORE_CLOCK_FREQ_HZ  12500000#define XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ  XPAR_CORE_CLOCK_FREQ_HZ/***************************************************************************** * * Interrupt Controller (Intc) defines. * DeviceID starts at 0 */#define XPAR_XINTC_NUM_INSTANCES        2          /* Number of instances */#define XPAR_INTC_MAX_NUM_INTR_INPUTS  31         /* max # inputs of all */#define XPAR_INTC_SINGLE_BASEADDR      0x70800000 /* low level driver base */#define XPAR_INTC_SINGLE_DEVICE_ID     0          /* single instance ID */#define XPAR_INTC_SINGLE_ACK_BEFORE    0xFFFF00FF /* low level driver */#define XPAR_INTC_0_DEVICE_ID          1          /* Device ID for instance */#define XPAR_INTC_0_ACK_BEFORE         0xFFFF00FF /* Ack timing, before/after */#define XPAR_INTC_0_BASEADDR           0x70800000 /* Register base address */#define XPAR_INTC_0_UARTLITE_0_VEC_ID  4          /* Interrupt source for vector*/#define XPAR_INTC_0_WDTTB_0_VEC_ID     5          /* Interrupt source for vector*/#define XPAR_INTC_0_WD_0_VEC_ID        6          /* Interrupt source for vector*/#define XPAR_INTC_0_TMRCTR_0_VEC_ID    7          /* Interrupt source for vector*/#define XPAR_INTC_0_SPI_0_VEC_ID       11         /* Interrupt source for vector*/#define XPAR_INTC_0_IIC_0_VEC_ID       12         /* Interrupt source for vector*/#define XPAR_INTC_0_UARTNS550_0_VEC_ID 13         /* Interrupt source for vector*/#define XPAR_INTC_0_UARTNS550_1_VEC_ID 14         /* Interrupt source for vector*/#define XPAR_INTC_0_EMAC_0_VEC_ID      15         /* Interrupt source for vector*/#define XPAR_INTC_1_DEVICE_ID          2          /* Device ID for instance */#define XPAR_INTC_1_ACK_BEFORE         0xFFFF00FF /* Ack timing, before/after */#define XPAR_INTC_1_BASEADDR           0x70800020 /* Register base address */#define XPAR_INTC_1_OPB_TO_PLB_ERR_VEC_ID 0       /* Interrupt source for vector*/#define XPAR_INTC_1_PLB_TO_OPB_ERR_VEC_ID 1       /* Interrupt source for vector*//***************************************************************************** * * Ethernet 10/100 MAC defines. * DeviceID starts at 10 */#define XPAR_XEMAC_NUM_INSTANCES      1          /* Number of instances */#define XPAR_EMAC_0_DEVICE_ID        10         /* Device ID for instance */#define XPAR_EMAC_0_BASEADDR         0x60000000 /* Device base address */#define XPAR_EMAC_0_DMA_PRESENT      XFALSE     /* Does device have DMA? */#define XPAR_EMAC_0_ERR_COUNT_EXIST  XTRUE      /* Does device have counters? */#define XPAR_EMAC_0_MII_EXIST        XTRUE      /* Does device support MII? *//***************************************************************************** * * NS16550 UART defines. * DeviceID starts at 20 */#define XPAR_XUARTNS550_NUM_INSTANCES 1          /* Number of instances */#define XPAR_UARTNS550_0_DEVICE_ID   20         /* Device ID for instance */#define XPAR_UARTNS550_0_BASEADDR    0xA0010000 /* IPIF base address */#define XPAR_UARTNS550_0_CLOCK_HZ    (66000000L)/* 66 MHz clock */#define XPAR_UARTNS550_1_DEVICE_ID   21         /* Device ID for instance */#define XPAR_UARTNS550_1_BASEADDR    0xA0000000 /* IPIF base address */#define XPAR_UARTNS550_1_CLOCK_HZ    (66000000L)/* 66 MHz clock *//***************************************************************************** * * UartLite defines. * DeviceID starts at 30 */#define XPAR_XUARTLITE_NUM_INSTANCES 1         /* Number of instances */#define XPAR_UARTLITE_0_DEVICE_ID   30         /* Device ID for instance */#define XPAR_UARTLITE_0_BASEADDR    0xA0020000 /* Device base address */#define XPAR_UARTLITE_0_BAUDRATE    19200      /* Baud rate */#define XPAR_UARTLITE_0_USE_PARITY  XFALSE     /* Parity generator enabled */#define XPAR_UARTLITE_0_ODD_PARITY  XFALSE     /* Type of parity generated */#define XPAR_UARTLITE_0_DATA_BITS   8          /* Data bits *//***************************************************************************** * * ATM controller defines. * DeviceID starts at 40 */#define XPAR_XATMC_NUM_INSTANCES     1         /* Number of instances */#define XPAR_ATMC_0_DEVICE_ID       40         /* Device ID for instance */#define XPAR_ATMC_0_BASEADDR        0x70000000 /* Device base address */#define XPAR_ATMC_0_DMA_PRESENT     XFALSE     /* Does device have DMA? *//***************************************************************************** * * Serial Peripheral Interface (SPI) defines. * DeviceID starts at 50 */#define XPAR_XSPI_NUM_INSTANCES      2          /* Number of instances */#define XPAR_SPI_0_DEVICE_ID        50         /* Device ID for instance */#define XPAR_SPI_0_BASEADDR         0x50000000 /* Device base address */#define XPAR_SPI_0_FIFO_EXIST       XTRUE      /* Does device have FIFOs? */#define XPAR_SPI_0_SLAVE_ONLY       XFALSE     /* Is the device slave only? */#define XPAR_SPI_0_NUM_SS_BITS      32         /* Number of slave select bits */#define XPAR_SPI_1_DEVICE_ID        51         /* Device ID for instance */#define XPAR_SPI_1_BASEADDR         0x50000100 /* IPIF base address */#define XPAR_SPI_1_FIFO_EXIST       XTRUE      /* Does device have FIFOs? */#define XPAR_SPI_1_SLAVE_ONLY       XFALSE     /* Is the device slave only? */#define XPAR_SPI_1_NUM_SS_BITS      32         /* Number of slave select bits *//***************************************************************************** * * OPB Arbiter defines. * DeviceID starts at 60 */#define XPAR_XOPBARB_NUM_INSTANCES 1           /* Number of instances */#define XPAR_OPBARB_0_DEVICE_ID    60         /* Device ID for instance */#define XPAR_OPBARB_0_BASEADDR     0x80000000 /* Register base address */#define XPAR_OPBARB_0_NUM_MASTERS  8          /* Number of masters on bus *//***************************************************************************** * * Watchdog timer/timebase (WdtTb) defines. * DeviceID starts at 70 */#define XPAR_XWDTTB_NUM_INSTANCES   1          /* Number of instances */#define XPAR_WDTTB_0_DEVICE_ID      70         /* Device ID for instance */#define XPAR_WDTTB_0_BASEADDR       0x70800040 /* Register base address *//***************************************************************************** * * Timer Counter (TmrCtr) defines. * DeviceID starts at 80 */#define XPAR_XTMRCTR_NUM_INSTANCES  2          /* Number of instances */#define XPAR_TMRCTR_0_DEVICE_ID     80         /* Device ID for instance */#define XPAR_TMRCTR_0_BASEADDR      0x70800100 /* Register base address *//***************************************************************************** * * IIC defines. * DeviceID starts at 90 */#define XPAR_XIIC_NUM_INSTANCES      2          /* Number of instances */#define XPAR_IIC_0_DEVICE_ID        90         /* Device ID for instance */#define XPAR_IIC_0_BASEADDR         0xA8000000 /* Device base address */#define XPAR_IIC_0_TEN_BIT_ADR      XTRUE      /* Supports 10 bit addresses */#define XPAR_IIC_1_DEVICE_ID        91         /* Device ID for instance */#define XPAR_IIC_1_BASEADDR         0xA8000000 /* Device base address */#define XPAR_IIC_1_TEN_BIT_ADR      XTRUE      /* Supports 10 bit addresses *//***************************************************************************** * * Flash defines. * DeviceID starts at 100 */#define XPAR_XFLASH_NUM_INSTANCES    1          /* Number of instances */#define XPAR_FLASH_INTEL_SUPPORT               /* Include intel flash support */#define XPAR_FLASH_0_DEVICE_ID      100        /* Device ID for first instance*/#define XPAR_FLASH_0_BASEADDR       0xFF000000 /* Base address of parts */#define XPAR_FLASH_0_NUM_PARTS      2          /* Number of parts in array */#define XPAR_FLASH_0_PART_WIDTH     2          /* Width of each part in bytes */#define XPAR_FLASH_0_PART_MODE      2          /* Mode of each part in bytes *//***************************************************************************** * * GPIO defines. * DeviceID starts at 110 */#define XPAR_XGPIO_NUM_INSTANCES    1#define XPAR_GPIO_0_DEVICE_ID       110        /* Device ID for instance */#define XPAR_GPIO_0_BASEADDR        0x90000000 /* Register base address */#define XPAR_GPIO_0_INTERRUPT_PRESENT   0      /* Interrupts supported? */#define XPAR_GPIO_0_IS_DUAL             0      /* Dual channels supported? *//***************************************************************************** * * EMC defines. * DeviceID starts at 120 */#define XPAR_XEMC_NUM_INSTANCES     1#define XPAR_EMC_0_DEVICE_ID       120         /* Device ID for instance */#define XPAR_EMC_0_BASEADDR        0xE0000000  /* Register base address */#define XPAR_EMC_0_NUM_BANKS_MEM   3           /* Number of banks *//***************************************************************************** * * PLB Arbiter defines. * DeviceID starts at 130 */#define XPAR_XPLBARB_NUM_INSTANCES     1#define XPAR_PLBARB_0_DEVICE_ID       130         /* Device ID for instance */#define XPAR_PLBARB_0_BASEADDR        0x300       /* Register base address */#define XPAR_PLBARB_0_NUM_MASTERS     1           /* Number of masters on bus *//***************************************************************************** * * PLB To OPB Bridge defines. * DeviceID starts at 140 */#define XPAR_XPLB2OPB_NUM_INSTANCES     1#define XPAR_PLB2OPB_0_DEVICE_ID       140         /* Device ID for instance */#define XPAR_PLB2OPB_0_DCR_BASEADDR    0x0         /* DCR Register base address*/#define XPAR_PLB2OPB_0_NUM_MASTERS       1         /* Number of masters on bus*//***************************************************************************** * * OPB To PLB Bridge defines. * DeviceID starts at 150 */#define XPAR_XOPB2PLB_NUM_INSTANCES     1#define XPAR_XOPB2PLB_ANY_OPB_REG_INTF       /* Accessible from OPB, not DCR */#define XPAR_OPB2PLB_0_DEVICE_ID       150   /* Device ID for instance */#define XPAR_OPB2PLB_0_OPB_BASEADDR    0x0   /* Register base address */#define XPAR_OPB2PLB_0_DCR_BASEADDR    0x0   /* DCR Register base address *//***************************************************************************** * * System ACE defines. * DeviceID starts at 160 */#define XPAR_XSYSACE_NUM_INSTANCES    1#define XPAR_SYSACE_0_DEVICE_ID       160         /* Device ID for instance */#define XPAR_SYSACE_0_BASEADDR        0xCF000000  /* Register base address *//***************************************************************************** * * HDLC defines. * DeviceID starts at 170 */#define XPAR_XHDLC_NUM_INSTANCES     1#define XPAR_HDLC_0_DEVICE_ID       170             /* Device ID for instance */#define XPAR_HDLC_0_BASEADDR        0x60010000      /* Register base address */#define XPAR_HDLC_0_TX_MEM_DEPTH    2048            /* Tx FIFO depth (bytes) */#define XPAR_HDLC_0_RX_MEM_DEPTH    2048            /* Rx FIFO depth (bytes) */#define XPAR_HDLC_0_DMA_PRESENT     3               /* DMA SG in hardware *//***************************************************************************** * * PS2 Reference driver defines. * DeviceID starts at 180 */#define XPAR_XPS2_NUM_INSTANCES    2#define XPAR_PS2_0_DEVICE_ID       180             /* Device ID for instance */#define XPAR_PS2_0_BASEADDR        0x40010000      /* Register base address */#define XPAR_PS2_1_DEVICE_ID       181             /* Device ID for instance */#define XPAR_PS2_1_BASEADDR        0x40020000      /* Register base address *//***************************************************************************** * * Rapid IO defines. * DeviceID starts at 190 */#define XPAR_XRAPIDIO_NUM_INSTANCES    1#define XPAR_RAPIDIO_0_DEVICE_ID       190             /* Device ID for instance*/#define XPAR_RAPIDIO_0_BASEADDR        0x60000000      /* Register base address*//***************************************************************************** * * PCI defines. * DeviceID starts at 200

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲电影第三页| 亚洲三级免费电影| 国产在线精品免费| 久久久夜色精品亚洲| 狠狠色丁香婷综合久久| 国产亚洲精品bt天堂精选| 国产69精品一区二区亚洲孕妇| 国产精品三级在线观看| 91在线播放网址| 丝瓜av网站精品一区二区| 日韩精品自拍偷拍| 成人性生交大片免费看中文网站| 国产精品成人免费| 精品污污网站免费看| 美腿丝袜一区二区三区| 国产三级精品三级在线专区| 99久久精品一区| 三级不卡在线观看| 亚洲精品一区二区三区四区高清| 成人黄色a**站在线观看| 一区二区三区欧美| 日韩情涩欧美日韩视频| 国产高清成人在线| 亚洲国产综合在线| 精品国产乱码久久| 99精品视频一区二区| 亚洲成a人片综合在线| 久久综合九色综合久久久精品综合| 成人午夜大片免费观看| 一区二区三区美女视频| 久久这里只有精品6| 91亚洲大成网污www| 麻豆视频观看网址久久| 亚洲人成网站色在线观看| 日韩欧美在线网站| 99国产精品久久久| 国模大尺度一区二区三区| 亚洲激情男女视频| 久久青草欧美一区二区三区| 欧美视频精品在线| 成人一二三区视频| 久久69国产一区二区蜜臀| 亚洲精品免费播放| 亚洲国产精品ⅴa在线观看| 555夜色666亚洲国产免| 波多野结衣中文字幕一区二区三区| 免播放器亚洲一区| 亚洲一区二区三区视频在线| 中文幕一区二区三区久久蜜桃| 欧美一区2区视频在线观看| 91色在线porny| 国产成人精品www牛牛影视| 蜜臀久久久99精品久久久久久| 亚洲激情成人在线| 最新热久久免费视频| 久久久久国产精品厨房| 日韩欧美自拍偷拍| 在线综合亚洲欧美在线视频| 91福利区一区二区三区| 成人性生交大片免费看中文| 韩国精品一区二区| 热久久一区二区| 日韩一区精品字幕| 亚洲第一激情av| 亚洲电影在线播放| 一区二区三区成人在线视频| 亚洲欧美日韩国产一区二区三区 | 欧美在线你懂的| 99久久婷婷国产综合精品电影| 国产成人久久精品77777最新版本| 久久精品免费观看| 男人的j进女人的j一区| 日本午夜精品视频在线观看| 午夜一区二区三区在线观看| 亚洲一二三区在线观看| 亚洲精品久久久蜜桃| 亚洲男同性视频| 最新欧美精品一区二区三区| 日韩一区中文字幕| 亚洲欧美综合网| 亚洲精品视频自拍| 一区二区三区免费网站| 一区二区成人在线| 亚洲一二三区视频在线观看| 亚洲一区中文在线| 日韩电影在线看| 日本午夜精品视频在线观看| 免费xxxx性欧美18vr| 精品写真视频在线观看| 国产精品一线二线三线| 成人小视频在线| 色综合一个色综合亚洲| 欧美婷婷六月丁香综合色| 欧美日韩国产小视频在线观看| 欧美日韩成人一区二区| 日韩精品一区二区三区视频播放 | 欧美日韩国产综合一区二区| 欧美疯狂性受xxxxx喷水图片| 欧美一区二区三区在线看| 亚洲精品在线网站| 中文无字幕一区二区三区| 一区二区三区欧美日韩| 蜜臀久久99精品久久久久宅男| 韩国三级在线一区| 91免费看`日韩一区二区| 欧美日韩一区三区四区| 日韩免费观看高清完整版在线观看 | 亚洲成人动漫在线免费观看| 久久er99精品| 成人av在线资源网站| 欧美午夜精品免费| 337p日本欧洲亚洲大胆色噜噜| 中文字幕+乱码+中文字幕一区| 亚洲午夜在线视频| 国产一区二区在线免费观看| 一本色道久久综合精品竹菊| 日韩女优av电影| 中文字幕五月欧美| 美女免费视频一区| 91偷拍与自偷拍精品| 欧美一区二区三区白人| 国产精品毛片无遮挡高清| 日韩av在线发布| 成人av网站在线| 日韩一级片网站| 亚洲欧美一区二区三区久本道91| 久久精品国产第一区二区三区| 99re亚洲国产精品| 精品国产伦一区二区三区免费| 亚洲男人的天堂一区二区| 精品一区二区三区免费| 欧美丝袜丝交足nylons| 国产日本欧洲亚洲| 免费高清在线视频一区·| 色婷婷av一区二区三区gif| 久久香蕉国产线看观看99| 亚洲国产中文字幕在线视频综合 | 91视频在线观看免费| 久久人人超碰精品| 日韩精品久久理论片| 色天天综合色天天久久| 久久精品欧美日韩精品| 五月天激情综合| 色综合久久综合网97色综合| 久久精品欧美一区二区三区不卡| 日韩电影免费在线看| 色婷婷综合久色| 中文字幕精品综合| 极品瑜伽女神91| 欧美一级片在线看| 五月天婷婷综合| 日本高清不卡aⅴ免费网站| 国产精品亲子伦对白| 国产裸体歌舞团一区二区| 欧美一级夜夜爽| 日韩成人精品在线| 6080日韩午夜伦伦午夜伦| 一区二区久久久久| 91丝袜国产在线播放| 久久美女高清视频| 狠狠久久亚洲欧美| 26uuu国产在线精品一区二区| 天天综合网 天天综合色| 欧美在线一区二区| 亚洲一区二区三区在线看| 91浏览器在线视频| 亚洲另类在线视频| 在线观看亚洲成人| 亚洲综合无码一区二区| 色综合一区二区三区| 一区二区三区中文字幕精品精品 | 国产精品你懂的| av不卡一区二区三区| 国产精品福利电影一区二区三区四区| 懂色av一区二区三区免费看| 中文字幕欧美区| 不卡一区二区在线| 国产精品热久久久久夜色精品三区 | 自拍av一区二区三区| 一本大道久久a久久综合| 一区二区久久久久久| 欧美老肥妇做.爰bbww视频| 日韩精品欧美精品| 精品久久久网站| 国产成人综合视频| 综合精品久久久| 欧美日韩视频在线第一区| 日韩电影在线观看网站| 欧美精品一区二区三区很污很色的| 国产精品自拍在线| 中文字幕亚洲在| 欧美日韩国产综合一区二区| 麻豆国产91在线播放| 久久精品夜夜夜夜久久| av一区二区三区四区| 亚洲精品日韩一| 精品噜噜噜噜久久久久久久久试看 | 国产精品系列在线观看| 国产精品久久久久久久岛一牛影视 | 国产日韩欧美精品一区|