亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? xparameters.h

?? 關(guān)于xilinx大學(xué)計劃配需教程實驗五源代碼
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xparameters.h,v 1.75 2007/04/19 19:41:43 moleres Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2007 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xparameters.h** This file contains system parameters for the Xilinx device driver environment.* It is a representation of the system in that it contains the number of each* device in the system as well as the parameters and memory map for each* device.  The user can view this file to obtain a summary of the devices in* their system and the device parameters.** This file may be automatically generated by a design tool such as System* Generator.*******************************************************************************//***************************** Include Files *********************************/#ifndef XPARAMETERS_H    /* prevent circular inclusions */#define XPARAMETERS_H    /* by using protection macros */#ifdef __cplusplusextern "C" {#endif/* unifying driver changesadded XPAR_INTC_0_ACK_BEFORE, XPAR_INTC_1_ACK_BEFOREchanged XPAR_INTC_MAX_ID to XPAR_INTC_MAX_NUM_INTR_INPUTSdeleted XPAR_INTC_0_MAX_ID, XPAR_INTC_1_MAX_ID*//************************** Constant Definitions *****************************//* * The following constants are for each device. * * An instance must exist for each physical device that exists in the system. * The device IDs in the following constants are unique between all devices to * allow device IDs to be searched in the future. *//***************************************************************************** * * System Level defines. These constants are for devices that do not require * a device driver. Examples of these types of devices include volatile RAM * devices. */#define XPAR_ZBT_NUM_INSTANCES   1#define XPAR_ZBT_0_BASE          0x00000000#define XPAR_ZBT_0_SIZE          0x00100000#define XPAR_SRAM_NUM_INSTANCES  1#define XPAR_SRAM_0_BASE         0x00100000#define XPAR_SRAM_0_SIZE         0x00200000#define XPAR_DDR_NUM_INSTANCES   1#define XPAR_DDR_0_BASE          0xF0000000#define XPAR_DDR_0_SIZE          0x01000000#define XPAR_CORE_CLOCK_FREQ_HZ  12500000#define XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ  XPAR_CORE_CLOCK_FREQ_HZ/***************************************************************************** * * Interrupt Controller (Intc) defines. * DeviceID starts at 0 */#define XPAR_XINTC_NUM_INSTANCES        2          /* Number of instances */#define XPAR_INTC_MAX_NUM_INTR_INPUTS  31         /* max # inputs of all */#define XPAR_INTC_SINGLE_BASEADDR      0x70800000 /* low level driver base */#define XPAR_INTC_SINGLE_DEVICE_ID     0          /* single instance ID */#define XPAR_INTC_SINGLE_ACK_BEFORE    0xFFFF00FF /* low level driver */#define XPAR_INTC_0_DEVICE_ID          1          /* Device ID for instance */#define XPAR_INTC_0_ACK_BEFORE         0xFFFF00FF /* Ack timing, before/after */#define XPAR_INTC_0_BASEADDR           0x70800000 /* Register base address */#define XPAR_INTC_0_UARTLITE_0_VEC_ID  4          /* Interrupt source for vector*/#define XPAR_INTC_0_WDTTB_0_VEC_ID     5          /* Interrupt source for vector*/#define XPAR_INTC_0_WD_0_VEC_ID        6          /* Interrupt source for vector*/#define XPAR_INTC_0_TMRCTR_0_VEC_ID    7          /* Interrupt source for vector*/#define XPAR_INTC_0_SPI_0_VEC_ID       11         /* Interrupt source for vector*/#define XPAR_INTC_0_IIC_0_VEC_ID       12         /* Interrupt source for vector*/#define XPAR_INTC_0_UARTNS550_0_VEC_ID 13         /* Interrupt source for vector*/#define XPAR_INTC_0_UARTNS550_1_VEC_ID 14         /* Interrupt source for vector*/#define XPAR_INTC_0_EMAC_0_VEC_ID      15         /* Interrupt source for vector*/#define XPAR_INTC_1_DEVICE_ID          2          /* Device ID for instance */#define XPAR_INTC_1_ACK_BEFORE         0xFFFF00FF /* Ack timing, before/after */#define XPAR_INTC_1_BASEADDR           0x70800020 /* Register base address */#define XPAR_INTC_1_OPB_TO_PLB_ERR_VEC_ID 0       /* Interrupt source for vector*/#define XPAR_INTC_1_PLB_TO_OPB_ERR_VEC_ID 1       /* Interrupt source for vector*//***************************************************************************** * * Ethernet 10/100 MAC defines. * DeviceID starts at 10 */#define XPAR_XEMAC_NUM_INSTANCES      1          /* Number of instances */#define XPAR_EMAC_0_DEVICE_ID        10         /* Device ID for instance */#define XPAR_EMAC_0_BASEADDR         0x60000000 /* Device base address */#define XPAR_EMAC_0_DMA_PRESENT      XFALSE     /* Does device have DMA? */#define XPAR_EMAC_0_ERR_COUNT_EXIST  XTRUE      /* Does device have counters? */#define XPAR_EMAC_0_MII_EXIST        XTRUE      /* Does device support MII? *//***************************************************************************** * * NS16550 UART defines. * DeviceID starts at 20 */#define XPAR_XUARTNS550_NUM_INSTANCES 1          /* Number of instances */#define XPAR_UARTNS550_0_DEVICE_ID   20         /* Device ID for instance */#define XPAR_UARTNS550_0_BASEADDR    0xA0010000 /* IPIF base address */#define XPAR_UARTNS550_0_CLOCK_HZ    (66000000L)/* 66 MHz clock */#define XPAR_UARTNS550_1_DEVICE_ID   21         /* Device ID for instance */#define XPAR_UARTNS550_1_BASEADDR    0xA0000000 /* IPIF base address */#define XPAR_UARTNS550_1_CLOCK_HZ    (66000000L)/* 66 MHz clock *//***************************************************************************** * * UartLite defines. * DeviceID starts at 30 */#define XPAR_XUARTLITE_NUM_INSTANCES 1         /* Number of instances */#define XPAR_UARTLITE_0_DEVICE_ID   30         /* Device ID for instance */#define XPAR_UARTLITE_0_BASEADDR    0xA0020000 /* Device base address */#define XPAR_UARTLITE_0_BAUDRATE    19200      /* Baud rate */#define XPAR_UARTLITE_0_USE_PARITY  XFALSE     /* Parity generator enabled */#define XPAR_UARTLITE_0_ODD_PARITY  XFALSE     /* Type of parity generated */#define XPAR_UARTLITE_0_DATA_BITS   8          /* Data bits *//***************************************************************************** * * ATM controller defines. * DeviceID starts at 40 */#define XPAR_XATMC_NUM_INSTANCES     1         /* Number of instances */#define XPAR_ATMC_0_DEVICE_ID       40         /* Device ID for instance */#define XPAR_ATMC_0_BASEADDR        0x70000000 /* Device base address */#define XPAR_ATMC_0_DMA_PRESENT     XFALSE     /* Does device have DMA? *//***************************************************************************** * * Serial Peripheral Interface (SPI) defines. * DeviceID starts at 50 */#define XPAR_XSPI_NUM_INSTANCES      2          /* Number of instances */#define XPAR_SPI_0_DEVICE_ID        50         /* Device ID for instance */#define XPAR_SPI_0_BASEADDR         0x50000000 /* Device base address */#define XPAR_SPI_0_FIFO_EXIST       XTRUE      /* Does device have FIFOs? */#define XPAR_SPI_0_SLAVE_ONLY       XFALSE     /* Is the device slave only? */#define XPAR_SPI_0_NUM_SS_BITS      32         /* Number of slave select bits */#define XPAR_SPI_1_DEVICE_ID        51         /* Device ID for instance */#define XPAR_SPI_1_BASEADDR         0x50000100 /* IPIF base address */#define XPAR_SPI_1_FIFO_EXIST       XTRUE      /* Does device have FIFOs? */#define XPAR_SPI_1_SLAVE_ONLY       XFALSE     /* Is the device slave only? */#define XPAR_SPI_1_NUM_SS_BITS      32         /* Number of slave select bits *//***************************************************************************** * * OPB Arbiter defines. * DeviceID starts at 60 */#define XPAR_XOPBARB_NUM_INSTANCES 1           /* Number of instances */#define XPAR_OPBARB_0_DEVICE_ID    60         /* Device ID for instance */#define XPAR_OPBARB_0_BASEADDR     0x80000000 /* Register base address */#define XPAR_OPBARB_0_NUM_MASTERS  8          /* Number of masters on bus *//***************************************************************************** * * Watchdog timer/timebase (WdtTb) defines. * DeviceID starts at 70 */#define XPAR_XWDTTB_NUM_INSTANCES   1          /* Number of instances */#define XPAR_WDTTB_0_DEVICE_ID      70         /* Device ID for instance */#define XPAR_WDTTB_0_BASEADDR       0x70800040 /* Register base address *//***************************************************************************** * * Timer Counter (TmrCtr) defines. * DeviceID starts at 80 */#define XPAR_XTMRCTR_NUM_INSTANCES  2          /* Number of instances */#define XPAR_TMRCTR_0_DEVICE_ID     80         /* Device ID for instance */#define XPAR_TMRCTR_0_BASEADDR      0x70800100 /* Register base address *//***************************************************************************** * * IIC defines. * DeviceID starts at 90 */#define XPAR_XIIC_NUM_INSTANCES      2          /* Number of instances */#define XPAR_IIC_0_DEVICE_ID        90         /* Device ID for instance */#define XPAR_IIC_0_BASEADDR         0xA8000000 /* Device base address */#define XPAR_IIC_0_TEN_BIT_ADR      XTRUE      /* Supports 10 bit addresses */#define XPAR_IIC_1_DEVICE_ID        91         /* Device ID for instance */#define XPAR_IIC_1_BASEADDR         0xA8000000 /* Device base address */#define XPAR_IIC_1_TEN_BIT_ADR      XTRUE      /* Supports 10 bit addresses *//***************************************************************************** * * Flash defines. * DeviceID starts at 100 */#define XPAR_XFLASH_NUM_INSTANCES    1          /* Number of instances */#define XPAR_FLASH_INTEL_SUPPORT               /* Include intel flash support */#define XPAR_FLASH_0_DEVICE_ID      100        /* Device ID for first instance*/#define XPAR_FLASH_0_BASEADDR       0xFF000000 /* Base address of parts */#define XPAR_FLASH_0_NUM_PARTS      2          /* Number of parts in array */#define XPAR_FLASH_0_PART_WIDTH     2          /* Width of each part in bytes */#define XPAR_FLASH_0_PART_MODE      2          /* Mode of each part in bytes *//***************************************************************************** * * GPIO defines. * DeviceID starts at 110 */#define XPAR_XGPIO_NUM_INSTANCES    1#define XPAR_GPIO_0_DEVICE_ID       110        /* Device ID for instance */#define XPAR_GPIO_0_BASEADDR        0x90000000 /* Register base address */#define XPAR_GPIO_0_INTERRUPT_PRESENT   0      /* Interrupts supported? */#define XPAR_GPIO_0_IS_DUAL             0      /* Dual channels supported? *//***************************************************************************** * * EMC defines. * DeviceID starts at 120 */#define XPAR_XEMC_NUM_INSTANCES     1#define XPAR_EMC_0_DEVICE_ID       120         /* Device ID for instance */#define XPAR_EMC_0_BASEADDR        0xE0000000  /* Register base address */#define XPAR_EMC_0_NUM_BANKS_MEM   3           /* Number of banks *//***************************************************************************** * * PLB Arbiter defines. * DeviceID starts at 130 */#define XPAR_XPLBARB_NUM_INSTANCES     1#define XPAR_PLBARB_0_DEVICE_ID       130         /* Device ID for instance */#define XPAR_PLBARB_0_BASEADDR        0x300       /* Register base address */#define XPAR_PLBARB_0_NUM_MASTERS     1           /* Number of masters on bus *//***************************************************************************** * * PLB To OPB Bridge defines. * DeviceID starts at 140 */#define XPAR_XPLB2OPB_NUM_INSTANCES     1#define XPAR_PLB2OPB_0_DEVICE_ID       140         /* Device ID for instance */#define XPAR_PLB2OPB_0_DCR_BASEADDR    0x0         /* DCR Register base address*/#define XPAR_PLB2OPB_0_NUM_MASTERS       1         /* Number of masters on bus*//***************************************************************************** * * OPB To PLB Bridge defines. * DeviceID starts at 150 */#define XPAR_XOPB2PLB_NUM_INSTANCES     1#define XPAR_XOPB2PLB_ANY_OPB_REG_INTF       /* Accessible from OPB, not DCR */#define XPAR_OPB2PLB_0_DEVICE_ID       150   /* Device ID for instance */#define XPAR_OPB2PLB_0_OPB_BASEADDR    0x0   /* Register base address */#define XPAR_OPB2PLB_0_DCR_BASEADDR    0x0   /* DCR Register base address *//***************************************************************************** * * System ACE defines. * DeviceID starts at 160 */#define XPAR_XSYSACE_NUM_INSTANCES    1#define XPAR_SYSACE_0_DEVICE_ID       160         /* Device ID for instance */#define XPAR_SYSACE_0_BASEADDR        0xCF000000  /* Register base address *//***************************************************************************** * * HDLC defines. * DeviceID starts at 170 */#define XPAR_XHDLC_NUM_INSTANCES     1#define XPAR_HDLC_0_DEVICE_ID       170             /* Device ID for instance */#define XPAR_HDLC_0_BASEADDR        0x60010000      /* Register base address */#define XPAR_HDLC_0_TX_MEM_DEPTH    2048            /* Tx FIFO depth (bytes) */#define XPAR_HDLC_0_RX_MEM_DEPTH    2048            /* Rx FIFO depth (bytes) */#define XPAR_HDLC_0_DMA_PRESENT     3               /* DMA SG in hardware *//***************************************************************************** * * PS2 Reference driver defines. * DeviceID starts at 180 */#define XPAR_XPS2_NUM_INSTANCES    2#define XPAR_PS2_0_DEVICE_ID       180             /* Device ID for instance */#define XPAR_PS2_0_BASEADDR        0x40010000      /* Register base address */#define XPAR_PS2_1_DEVICE_ID       181             /* Device ID for instance */#define XPAR_PS2_1_BASEADDR        0x40020000      /* Register base address *//***************************************************************************** * * Rapid IO defines. * DeviceID starts at 190 */#define XPAR_XRAPIDIO_NUM_INSTANCES    1#define XPAR_RAPIDIO_0_DEVICE_ID       190             /* Device ID for instance*/#define XPAR_RAPIDIO_0_BASEADDR        0x60000000      /* Register base address*//***************************************************************************** * * PCI defines. * DeviceID starts at 200

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91精品国产综合久久福利| 韩国v欧美v日本v亚洲v| 日本道色综合久久| 亚洲色大成网站www久久九九| 99久久99久久精品国产片果冻| 国产精品久久久久7777按摩| av一二三不卡影片| 一区二区在线观看不卡| 色香色香欲天天天影视综合网 | 日韩精品一区二区在线| 老汉av免费一区二区三区| 精品国产髙清在线看国产毛片| 国产精品一区二区久激情瑜伽| 欧美极品美女视频| 色综合久久中文综合久久牛| 1区2区3区精品视频| 欧美日韩一区不卡| 精品系列免费在线观看| 国产免费成人在线视频| 欧美亚洲一区二区在线观看| 免费高清视频精品| 秋霞成人午夜伦在线观看| 久久嫩草精品久久久精品| 99久久精品免费看国产 | 香蕉乱码成人久久天堂爱免费| 欧美一区二区三区白人| 国产高清不卡二三区| 亚洲一区二区三区激情| 精品精品国产高清一毛片一天堂| 成人avav影音| 日韩激情中文字幕| 国产精品久久久久aaaa| 91精品国模一区二区三区| 成人激情文学综合网| 午夜婷婷国产麻豆精品| 久久久久亚洲蜜桃| 欧美日韩免费一区二区三区 | 成人av在线资源网| 午夜私人影院久久久久| 国产嫩草影院久久久久| 欧美丰满美乳xxx高潮www| www.久久久久久久久| 蜜桃精品在线观看| 亚洲免费av高清| 久久久.com| 日韩一区二区三区视频在线观看| av成人免费在线观看| 精品一区二区在线免费观看| 亚洲综合在线免费观看| 国产精品三级av| 日韩一级完整毛片| 欧美色视频在线观看| 成人黄色片在线观看| 黄色资源网久久资源365| 亚洲午夜三级在线| 亚洲欧洲制服丝袜| 亚洲国产精品av| 欧美不卡一区二区三区| 欧美午夜精品一区| 91女神在线视频| 国产成人在线免费观看| 久久99精品久久久久久| 一区二区三区在线免费视频| 中文一区二区完整视频在线观看 | 色综合久久久久网| 成人高清免费观看| 国产九色精品成人porny| 久久国产精品区| 日韩av中文字幕一区二区三区| 亚洲与欧洲av电影| 日韩毛片精品高清免费| 国产精品久久久久影视| 久久久精品黄色| 久久精品欧美一区二区三区麻豆 | 欧美三级电影在线观看| 色先锋资源久久综合| 色综合久久66| 色婷婷一区二区三区四区| 色婷婷国产精品综合在线观看| 精品人在线二区三区| 日韩一区二区免费在线观看| 欧美一区二区精品| 91精品国产色综合久久久蜜香臀| 欧美放荡的少妇| 欧美一区二区福利视频| 欧美大度的电影原声| 亚洲精品在线电影| 国产亚洲美州欧州综合国| 国产亚洲一区二区三区| 国产女人aaa级久久久级| 日韩一区欧美小说| 一区二区三区鲁丝不卡| 性感美女久久精品| 久久成人18免费观看| 国产综合色精品一区二区三区| 国产精品自拍av| 99久久精品国产一区二区三区| 99久久综合色| 一本一道综合狠狠老| 在线电影欧美成精品| 精品国一区二区三区| 国产日韩欧美一区二区三区乱码 | 日韩黄色免费电影| 精品一区二区三区视频在线观看| 国产精品资源在线看| av电影在线观看不卡| 欧美日韩一区二区三区不卡| 日韩欧美123| 中文字幕一区二区三区精华液| 亚洲影院久久精品| 精油按摩中文字幕久久| 不卡在线观看av| 欧美高清视频在线高清观看mv色露露十八 | 欧美剧情片在线观看| 欧美哺乳videos| 亚洲图片你懂的| 日韩福利电影在线观看| 国产成人精品亚洲日本在线桃色| 在线日韩国产精品| 精品不卡在线视频| 一区二区三区免费网站| 国产一区二区三区四| 一本色道久久加勒比精品| 欧美成人精精品一区二区频| 亚洲四区在线观看| 久久99精品国产麻豆婷婷| proumb性欧美在线观看| 日韩欧美专区在线| 一区二区三区久久久| 国产成人在线电影| 欧美一区二区啪啪| 亚洲丝袜自拍清纯另类| 精品一区二区久久| 欧美视频一区二区三区四区| 国产亚洲综合在线| 秋霞国产午夜精品免费视频| 一本到不卡精品视频在线观看| 2024国产精品| 亚洲aⅴ怡春院| 97精品久久久久中文字幕 | 6080日韩午夜伦伦午夜伦| 日本一区二区动态图| 日本中文一区二区三区| 色综合一个色综合亚洲| 久久亚洲综合色一区二区三区| 亚洲超碰精品一区二区| 91猫先生在线| 国产精品久久久久aaaa| 国产伦精品一区二区三区视频青涩 | 欧美色大人视频| 日韩理论电影院| 成人天堂资源www在线| 精品99久久久久久| 日产精品久久久久久久性色| 91传媒视频在线播放| 中文字幕中文字幕在线一区 | 欧美精品国产精品| 夜夜揉揉日日人人青青一国产精品| 成人免费视频播放| 国产视频不卡一区| 国内精品伊人久久久久av一坑| 欧美一级在线观看| 免费欧美在线视频| 欧美一区日本一区韩国一区| 亚洲福利一区二区三区| 欧美性一级生活| 夜夜精品浪潮av一区二区三区| 色呦呦日韩精品| 亚洲一区二区三区中文字幕在线| 99久久伊人精品| 自拍偷拍亚洲欧美日韩| 99精品1区2区| 玉足女爽爽91| 欧美亚洲禁片免费| 香蕉乱码成人久久天堂爱免费| 欧美日韩dvd在线观看| 视频在线在亚洲| 91精品国产91久久久久久一区二区| 亚洲成人av一区二区| 欧美日产国产精品| 日产国产高清一区二区三区| 日韩免费观看高清完整版| 国产在线视频一区二区| 久久久久88色偷偷免费| 成人av影视在线观看| 亚洲码国产岛国毛片在线| 91传媒视频在线播放| 婷婷综合五月天| 欧美不卡视频一区| 懂色av中文一区二区三区| 亚洲区小说区图片区qvod| 欧美性xxxxxxxx| 男人的j进女人的j一区| 久久精品综合网| 色综合网色综合| 午夜欧美视频在线观看| 精品99一区二区三区| 91日韩一区二区三区| 亚洲h在线观看| 国产偷国产偷精品高清尤物|