亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.c

?? 關于xilinx大學計劃配需教程實驗五源代碼
?? C
字號:
/* $Id: xipif_v1_23_b.c,v 1.3 2004/11/15 20:31:35 xduan Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xipif_v1_23_b.c** This file contains the implementation of the XIpIf component. The* XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.  This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.  Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.  The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.  The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** The interrupt registers of the IPIF are parameterizable such that the only* the number of bits necessary for the device are implemented. The functions* of this component do not attempt to validate that the passed in arguments are* valid based upon the number of implemented bits.  This is necessary to* maintain the level of performance required for the common components.  Bits* of the registers are assigned starting at the least significant bit of the* registers.** <b>Critical Sections</b>** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.  Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** <b>Mutual Exclusion</b>** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** <pre>* MODIFICATION HISTORY:** Ver   Who  Date     Changes* ----- ---- -------- -----------------------------------------------* 1.23b jhl  02/27/01 Repartioned to reduce size* 1.23b rpm  08/17/04 Doxygenated for inclusion in API documentation* 1.23b xd   10/27/04 Improve Doxygen format* </pre>*******************************************************************************//***************************** Include Files *********************************/#include "xipif_v1_23_b.h"#include "xio.h"/************************** Constant Definitions *****************************//* the following constant is used to generate bit masks for register testing * in the self test functions, it defines the starting bit mask that is to be * shifted from the LSB to MSB in creating a register test mask */#define XIIF_V123B_FIRST_BIT_MASK     1UL/* the following constant defines the maximum number of bits which may be * used in the registers at the device and IP levels, this is based upon the * number of bits available in the registers */#define XIIF_V123B_MAX_REG_BIT_COUNT 32/**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//************************** Variable Definitions *****************************//************************** Function Prototypes ******************************/static XStatus IpIntrSelfTest(Xuint32 RegBaseAddress,                              Xuint32 IpRegistersWidth);/*****************************************************************************//**** This function performs a self test on the specified IPIF component.  Many* of the registers in the IPIF are tested to ensure proper operation.  This* function is destructive because the IPIF is reset at the start of the test* and at the end of the test to ensure predictable results.  The IPIF reset* also resets the entire device that uses the IPIF.  This function exits with* all interrupts for the device disabled.** @param RegBaseAddress is the base address of the device's IPIF registers** @param IpRegistersWidth contains the number of bits in the IP interrupt*        registers of the device.  The hardware is parameterizable such that*        only the number of bits necessary to support a device are implemented.*        This value must be between 0 and 32 with 0 indicating there are no IP*        interrupt registers used.** @return** A value of XST_SUCCESS indicates the test was successful with no errors.* Any one of the following error values may also be returned.*                                       <br><br>*   - XST_IPIF_RESET_REGISTER_ERROR     The value of a register at reset was*                                       not valid*                                       <br><br>*   - XST_IPIF_IP_STATUS_ERROR          A write to the IP interrupt status*                                       register did not read back correctly*                                       <br><br>*   - XST_IPIF_IP_ACK_ERROR             One or more bits in the IP interrupt*                                       status register did not reset when acked*                                       <br><br>*   - XST_IPIF_IP_ENABLE_ERROR          The IP interrupt enable register*                                       did not read back correctly based upon*                                       what was written to it** @note** None.*******************************************************************************/XStatus XIpIfV123b_SelfTest(Xuint32 RegBaseAddress,                            Xuint8 IpRegistersWidth){    XStatus Status;    /* assert to verify arguments are valid */    XASSERT_NONVOID(IpRegistersWidth <= XIIF_V123B_MAX_REG_BIT_COUNT);    /* reset the IPIF such that it's in a known state before the test     * and interrupts are globally disabled     */    XIIF_V123B_RESET(RegBaseAddress);    /* perform the self test on the IP interrupt registers, if     * it is not successful exit with the status     */    Status = IpIntrSelfTest(RegBaseAddress, IpRegistersWidth);    if (Status != XST_SUCCESS)    {        return Status;    }    /* reset the IPIF such that it's in a known state before exiting test */    XIIF_V123B_RESET(RegBaseAddress);    /* reaching this point means there were no errors, return success */    return XST_SUCCESS;}/******************************************************************************* Perform a self test on the IP interrupt registers of the IPIF. This* function modifies registers of the IPIF such that they are not guaranteed* to be in the same state when it returns.  Any bits in the IP interrupt* status register which are set are assumed to be set by default after a reset* and are not tested in the test.** @param RegBaseAddress is the base address of the device's IPIF registers** @param IpRegistersWidth contains the number of bits in the IP interrupt*        registers of the device.  The hardware is parameterizable such that*        only the number of bits necessary to support a device are implemented.*        This value must be between 0 and 32 with 0 indicating there are no IP*        interrupt registers used.** @return** A status indicating XST_SUCCESS if the test was successful.  Otherwise, one* of the following values is returned.*   - XST_IPIF_RESET_REGISTER_ERROR     The value of a register at reset was*                                       not valid*                                       <br><br>*   - XST_IPIF_IP_STATUS_ERROR          A write to the IP interrupt status*                                       register did not read back correctly*                                       <br><br>*   - XST_IPIF_IP_ACK_ERROR             One or more bits in the IP status*                                       register did not reset when acked*                                       <br><br>*   - XST_IPIF_IP_ENABLE_ERROR          The IP interrupt enable register*                                       did not read back correctly based upon*                                       what was written to it* @note** None.*******************************************************************************/static XStatus IpIntrSelfTest(Xuint32 RegBaseAddress, Xuint32 IpRegistersWidth){    /* ensure that the IP interrupt enable register is  zero     * as it should be at reset, the interrupt status is dependent upon the     * IP such that it's reset value is not known     */    if (XIIF_V123B_READ_IIER(RegBaseAddress) != 0)    {        return XST_IPIF_RESET_REGISTER_ERROR;    }    /* if there are any used IP interrupts, then test all of the interrupt     * bits in all testable registers     */    if (IpRegistersWidth > 0)    {        Xuint32 BitCount;        Xuint32 IpInterruptMask = XIIF_V123B_FIRST_BIT_MASK;        Xuint32 Mask = XIIF_V123B_FIRST_BIT_MASK; /* bits assigned MSB to LSB */        Xuint32 InterruptStatus;        /* generate the register masks to be used for IP register tests, the         * number of bits supported by the hardware is parameterizable such         * that only that number of bits are implemented in the registers, the         * bits are allocated starting at the MSB of the registers         */        for (BitCount = 1;             BitCount < IpRegistersWidth;             BitCount++)        {            Mask = Mask << 1;            IpInterruptMask |= Mask;        }        /* get the current IP interrupt status register contents, any bits         * already set must default to 1 at reset in the device and these         * bits can't be tested in the following test, remove these bits from         * the mask that was generated for the test         */        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        IpInterruptMask &= ~InterruptStatus;        /* set the bits in the device status register and verify them by reading         * the register again, all bits of the register are latched         */        XIIF_V123B_WRITE_IISR(RegBaseAddress, IpInterruptMask);        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        if ((InterruptStatus & IpInterruptMask) != IpInterruptMask)        {            return XST_IPIF_IP_STATUS_ERROR;        }        /* test to ensure that the bits set in the IP interrupt status register         * can be cleared by acknowledging them in the IP interrupt status         * register then read it again and verify it was cleared         */        XIIF_V123B_WRITE_IISR(RegBaseAddress, IpInterruptMask);        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        if ((InterruptStatus & IpInterruptMask) != 0)        {            return XST_IPIF_IP_ACK_ERROR;        }        /* set the IP interrupt enable set register and then read the IP         * interrupt enable register and verify the interrupts were enabled         */        XIIF_V123B_WRITE_IIER(RegBaseAddress, IpInterruptMask);        if (XIIF_V123B_READ_IIER(RegBaseAddress) != IpInterruptMask)        {            return XST_IPIF_IP_ENABLE_ERROR;        }        /* clear the IP interrupt enable register and then read the         * IP interrupt enable register and verify the interrupts were disabled         */        XIIF_V123B_WRITE_IIER(RegBaseAddress, 0);        if (XIIF_V123B_READ_IIER(RegBaseAddress) != 0)        {            return XST_IPIF_IP_ENABLE_ERROR;        }    }    return XST_SUCCESS;}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91福利资源站| 欧美少妇xxx| 男人的天堂亚洲一区| 亚洲电影中文字幕在线观看| 成人免费在线播放视频| 中文字幕国产精品一区二区| 久久久久久免费毛片精品| 91精品国产综合久久久久久久久久| 欧美少妇性性性| 欧美日韩亚洲国产综合| 欧美美女一区二区三区| 欧美一区二区三区四区久久| 日韩精品一区二区三区四区| 久久婷婷国产综合国色天香 | 中文字幕巨乱亚洲| 国产精品国产三级国产专播品爱网| 欧美国产精品劲爆| 亚洲日本va在线观看| 亚洲一区二区三区中文字幕| 亚洲成av人在线观看| 另类小说一区二区三区| 国产乱子伦视频一区二区三区| 国产成人综合精品三级| 一本大道久久精品懂色aⅴ| 欧洲一区二区三区在线| 日韩午夜电影av| 欧美激情综合在线| 一区二区三区久久久| 美女尤物国产一区| 97久久精品人人做人人爽 | 欧美日韩一区二区三区不卡| 欧美一二区视频| 国产精品免费免费| 婷婷成人综合网| 粉嫩一区二区三区在线看| 欧美性高清videossexo| 2020国产精品| 亚洲午夜视频在线观看| 国产成人三级在线观看| 欧美午夜精品久久久久久超碰| 亚洲精品在线电影| 一区二区三区四区国产精品| 久久国产精品一区二区| 色综合天天综合狠狠| 欧美一区二区成人6969| 亚洲欧洲无码一区二区三区| 免费的成人av| 欧美这里有精品| 国产精品久久三| 精品一区二区三区香蕉蜜桃 | 欧美精品色一区二区三区| 2021中文字幕一区亚洲| 亚洲午夜精品一区二区三区他趣| 国产一区视频网站| 欧美日韩免费观看一区二区三区 | 亚洲美女在线一区| 精品一区二区在线观看| 欧美色图免费看| 亚洲免费av高清| www.欧美.com| 国产欧美精品一区二区三区四区 | 国产精品99久久久久久似苏梦涵| 日本精品裸体写真集在线观看| 久久九九影视网| 久久国内精品自在自线400部| 精品视频全国免费看| 亚洲天堂精品在线观看| 成人sese在线| 中文在线一区二区| 成人性生交大合| 亚洲国产成人午夜在线一区| 狠狠色丁香久久婷婷综合丁香| 在线综合视频播放| 日韩精品成人一区二区三区| 欧美三级日韩三级国产三级| 玉足女爽爽91| 在线精品视频一区二区三四 | 亚洲国产乱码最新视频| 日本韩国欧美一区| 一区二区三区在线免费| 91福利在线免费观看| 亚洲宅男天堂在线观看无病毒| 色国产综合视频| 亚洲成人精品一区二区| 欧美日韩精品一区视频| 无吗不卡中文字幕| 日韩精品一区在线观看| 国产毛片精品视频| 亚洲欧洲在线观看av| 色狠狠综合天天综合综合| 午夜久久久影院| 精品国产乱码久久久久久夜甘婷婷 | 韩国av一区二区三区在线观看| 精品国产污污免费网站入口 | 国产欧美日韩久久| av电影在线观看一区| 亚洲国产欧美日韩另类综合 | 国产精品色一区二区三区| 99久久er热在这里只有精品66| 亚洲精品欧美激情| 91精品国产手机| 国产成人精品亚洲日本在线桃色| 国产精品乱人伦| 欧美午夜在线一二页| 精品制服美女久久| 国产精品国产三级国产三级人妇| 欧美午夜精品一区二区三区| 久久99国产乱子伦精品免费| 中文字幕中文乱码欧美一区二区| 欧美日韩激情一区二区| 国产成+人+日韩+欧美+亚洲| 亚洲日本在线天堂| 欧美videos大乳护士334| 成熟亚洲日本毛茸茸凸凹| 亚洲国产精品人人做人人爽| 欧美精品一区二区在线播放| 91在线看国产| 麻豆精品视频在线观看| 亚洲免费在线观看| 国产亚洲综合性久久久影院| 欧美日韩精品一区二区| 99久久精品情趣| 激情深爱一区二区| 亚洲国产日产av| 亚洲图片欧美激情| 26uuuu精品一区二区| 欧美军同video69gay| 99久久久免费精品国产一区二区| 日本不卡123| 亚洲国产视频在线| 国产精品久久看| 久久蜜桃av一区二区天堂| 这里只有精品免费| 欧美三级日韩在线| 色先锋资源久久综合| 成人av先锋影音| 国产福利精品一区二区| 久久不见久久见免费视频7| 五月婷婷欧美视频| 亚洲一二三区视频在线观看| 最好看的中文字幕久久| 国产日本欧洲亚洲| 久久久久国产一区二区三区四区 | 成人av电影免费观看| 国产精品99久| 久久97超碰国产精品超碰| 日本在线不卡一区| 日韩**一区毛片| 日韩和欧美一区二区| 午夜日韩在线电影| 亚洲v中文字幕| 亚洲国产成人高清精品| 亚洲激情成人在线| 亚洲精品视频免费看| 一区二区三区日韩欧美| 亚洲一区二区三区国产| 亚洲综合区在线| 午夜激情一区二区三区| 偷偷要91色婷婷| 免费在线观看成人| 极品美女销魂一区二区三区免费| 奇米在线7777在线精品| 蜜臀av性久久久久蜜臀aⅴ四虎| 免费久久99精品国产| 精品中文字幕一区二区| 国产成人自拍网| 91首页免费视频| 欧美区在线观看| 欧美日本精品一区二区三区| 欧美一卡在线观看| 久久人人爽爽爽人久久久| 国产清纯美女被跳蛋高潮一区二区久久w| 国产三级精品在线| 亚洲欧美aⅴ...| 午夜精品久久久久久久久久久| 午夜久久久久久久久| 精品一区二区精品| 不卡的av在线| 欧美日韩免费视频| 久久精品一区二区三区不卡| 中文字幕亚洲精品在线观看| 亚洲丶国产丶欧美一区二区三区| 美女网站视频久久| 成人av网在线| 欧美一区二区三区啪啪| 中文字幕av不卡| 亚洲va国产va欧美va观看| 激情综合色播激情啊| 91在线一区二区三区| 日韩一级二级三级精品视频| 中文字幕中文乱码欧美一区二区 | 国产一区二区精品久久99| 91免费版在线看| 精品欧美久久久| 亚洲精品欧美在线| 狠狠色丁香久久婷婷综| 欧美日韩一区三区四区| 久久免费视频色| 午夜精品一区二区三区免费视频| 国产成人精品1024|