亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? Interfacing the ADS8364 to the TMS320F2812 DSP
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16                all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspaRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲电影在线免费观看| 国产.欧美.日韩| 韩国女主播一区二区三区| aaa欧美日韩| 精品国产免费久久| 亚洲一卡二卡三卡四卡| 国产精品一区一区三区| 8x福利精品第一导航| 一区二区中文视频| 国产精品一品二品| 欧美日本乱大交xxxxx| 国产精品国产三级国产| 国产一区二区精品久久| 538在线一区二区精品国产| 亚洲免费观看在线视频| 风间由美一区二区av101| 欧美大片免费久久精品三p| 亚洲国产欧美日韩另类综合 | 亚洲一区二区三区中文字幕| 国产成人av一区二区三区在线| 91精品国产入口在线| 一区二区三区美女视频| 99热在这里有精品免费| 亚洲国产精品国自产拍av| 韩国精品免费视频| 欧美电视剧免费全集观看| 丝袜美腿亚洲综合| 欧美日韩亚洲综合| 亚洲黄色小说网站| 日本韩国精品一区二区在线观看| 欧美激情在线免费观看| 国产成人亚洲综合a∨婷婷图片| 欧美mv日韩mv亚洲| 免费观看在线色综合| 91精品久久久久久久91蜜桃| 无码av中文一区二区三区桃花岛| 在线一区二区三区四区| 亚洲一区av在线| 欧美疯狂性受xxxxx喷水图片| 午夜视黄欧洲亚洲| 91精品国产欧美一区二区18| 秋霞成人午夜伦在线观看| 日韩美女主播在线视频一区二区三区| 热久久一区二区| 国产网站一区二区三区| 国产91丝袜在线18| 亚洲乱码中文字幕综合| 欧美亚洲免费在线一区| 日韩精品三区四区| 久久久久亚洲蜜桃| 99精品热视频| 国产成人av自拍| 亚洲精品免费电影| 欧美精品乱码久久久久久 | 日本一道高清亚洲日美韩| 56国语精品自产拍在线观看| 裸体在线国模精品偷拍| 欧美国产欧美亚州国产日韩mv天天看完整 | 青青草原综合久久大伊人精品| 日韩丝袜情趣美女图片| 成人蜜臀av电影| 亚洲精品视频在线看| 欧美精品自拍偷拍| 国产不卡视频在线播放| 一区二区三区高清不卡| 欧美一区二区精品在线| 国产91精品在线观看| 亚洲国产精品尤物yw在线观看| 精品日韩99亚洲| 色婷婷av一区二区三区大白胸| 免费高清在线一区| 亚洲婷婷综合久久一本伊一区| 91精品免费在线| eeuss影院一区二区三区| 男人操女人的视频在线观看欧美| 欧美极品另类videosde| 欧美日韩视频不卡| 成人高清在线视频| 免费在线看成人av| 亚洲黄色小说网站| 中文字幕乱码日本亚洲一区二区| 欧美久久一区二区| caoporn国产精品| 久久er精品视频| 亚洲国产综合91精品麻豆| 久久久精品蜜桃| 在线不卡a资源高清| 成人高清视频免费观看| 黄页视频在线91| 午夜精品免费在线| 亚洲视频一区二区在线观看| 久久免费视频色| 91精品国产福利| 欧美日韩在线一区二区| jlzzjlzz欧美大全| 成人黄色片在线观看| 精品亚洲成a人在线观看| 午夜精品一区二区三区电影天堂 | 亚洲乱码一区二区三区在线观看| 久久免费美女视频| 欧美成人aa大片| 日韩丝袜美女视频| 日韩三级视频在线观看| 91麻豆精品国产91久久久久久| 91麻豆精东视频| 97久久超碰国产精品电影| 国产成人av一区二区三区在线观看| 欧美aaaaaa午夜精品| 日韩精品电影一区亚洲| 亚洲18色成人| 亚洲第一二三四区| 亚洲小说欧美激情另类| 亚洲私人影院在线观看| 亚洲视频免费看| 最近日韩中文字幕| 亚洲男人的天堂av| 亚洲精品免费电影| 一区二区日韩av| 亚洲国产日韩一级| 日韩中文欧美在线| 美女一区二区三区| 国产一区二区精品久久91| 韩国视频一区二区| 国产成人一区在线| 91性感美女视频| 日本高清免费不卡视频| 欧美精品成人一区二区三区四区| 欧美日韩综合不卡| 欧美一区二区三区男人的天堂| 日韩欧美区一区二| 国产色爱av资源综合区| 国产精品久久看| 亚洲自拍偷拍九九九| 亚洲18女电影在线观看| 久久电影网电视剧免费观看| 国产老肥熟一区二区三区| 成人动漫一区二区三区| 日本高清不卡aⅴ免费网站| 欧美日韩一区二区三区四区| 日韩视频一区二区在线观看| 精品国产人成亚洲区| 中文字幕色av一区二区三区| 亚洲高清免费观看 | 一区二区三区在线影院| 午夜精品视频一区| 国产精品综合在线视频| 91福利国产成人精品照片| 欧美va日韩va| 中文字幕亚洲一区二区av在线| 亚洲一区二区三区国产| 韩国欧美国产1区| 在线观看一区二区视频| 久久久噜噜噜久久中文字幕色伊伊| 国产精品天天摸av网| 亚洲高清一区二区三区| 国产精品影视在线| 欧美视频一区二区在线观看| 久久综合久色欧美综合狠狠| 亚洲欧美偷拍卡通变态| 久久精品av麻豆的观看方式| 99国产精品国产精品毛片| 欧美电影一区二区三区| 国产精品免费av| 久久精品国产99国产精品| 91国产视频在线观看| 久久日韩精品一区二区五区| 亚洲一区中文日韩| 成人午夜视频网站| 精品欧美乱码久久久久久1区2区| 国产精品久久久久久久裸模| 日韩和欧美一区二区| 99久久国产综合精品色伊| 精品国产91久久久久久久妲己| 一区二区不卡在线播放| 成人小视频在线| 久久理论电影网| 日本成人在线视频网站| 色88888久久久久久影院按摩| 国产婷婷一区二区| 精品一区二区三区香蕉蜜桃| 欧美色图在线观看| 亚洲人成精品久久久久| 丁香一区二区三区| 久久嫩草精品久久久精品 | 一片黄亚洲嫩模| 95精品视频在线| 国产精品高潮呻吟久久| 国产成人啪午夜精品网站男同| 日韩欧美综合一区| 99精品桃花视频在线观看| 欧美激情资源网| 成人一区二区三区在线观看 | 国产精品免费免费| 懂色av一区二区三区蜜臀| 久久久美女艺术照精彩视频福利播放| 日本不卡123| 日韩精品在线一区| 久久国内精品自在自线400部| 欧美一区二区免费观在线| 日本成人在线电影网|