亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專(zhuān)輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? ccio-dma.c

?? 上傳linux-jx2410的源代碼
?? C
?? 第 1 頁(yè) / 共 3 頁(yè)
字號(hào):
/*** ccio-dma.c:**	DMA management routines for first generation cache-coherent machines.**	Program U2/Uturn in "Virtual Mode" and use the I/O MMU.****	(c) Copyright 2000 Grant Grundler**	(c) Copyright 2000 Ryan Bradetich**	(c) Copyright 2000 Hewlett-Packard Company**** This program is free software; you can redistribute it and/or modify** it under the terms of the GNU General Public License as published by** the Free Software Foundation; either version 2 of the License, or** (at your option) any later version.******  "Real Mode" operation refers to U2/Uturn chip operation.**  U2/Uturn were designed to perform coherency checks w/o using**  the I/O MMU - basically what x86 does.****  Philipp Rumpf has a "Real Mode" driver for PCX-W machines at:**      CVSROOT=:pserver:anonymous@198.186.203.37:/cvsroot/linux-parisc**      cvs -z3 co linux/arch/parisc/kernel/dma-rm.c****  I've rewritten his code to work under TPG's tree. See ccio-rm-dma.c.****  Drawbacks of using Real Mode are:**	o outbound DMA is slower - U2 won't prefetch data (GSC+ XQL signal).**      o Inbound DMA less efficient - U2 can't use DMA_FAST attribute.**	o Ability to do scatter/gather in HW is lost.**	o Doesn't work under PCX-U/U+ machines since they didn't follow**        the coherency design originally worked out. Only PCX-W does.*/#include <linux/config.h>#include <linux/types.h>#include <linux/init.h>#include <linux/mm.h>#include <linux/spinlock.h>#include <linux/slab.h>#include <linux/string.h>#include <linux/pci.h>#include <asm/byteorder.h>#include <asm/cache.h>		/* for L1_CACHE_BYTES */#include <asm/uaccess.h>#include <asm/pgalloc.h>#include <asm/page.h>#include <asm/io.h>#include <asm/gsc.h>		/* for gsc_writeN()... *//* ** Choose "ccio" since that's what HP-UX calls it.** Make it easier for folks to migrate from one to the other :^)*/#define MODULE_NAME "ccio"/*#define DEBUG_CCIO_RES#define DEBUG_CCIO_RUN#define DEBUG_CCIO_INIT#define DUMP_RESMAP*/#include <linux/proc_fs.h>#include <asm/runway.h>		/* for proc_runway_root */#ifdef DEBUG_CCIO_INIT#define DBG_INIT(x...)  printk(x)#else#define DBG_INIT(x...)#endif#ifdef DEBUG_CCIO_RUN#define DBG_RUN(x...)   printk(x)#else#define DBG_RUN(x...)#endif#ifdef DEBUG_CCIO_RES#define DBG_RES(x...)   printk(x)#else#define DBG_RES(x...)#endif#define CCIO_INLINE	/* inline */#define WRITE_U32(value, addr) gsc_writel(value, (u32 *) (addr))#define U2_IOA_RUNWAY 0x580#define U2_BC_GSC     0x501#define UTURN_IOA_RUNWAY 0x581#define UTURN_BC_GSC     0x502/* We *can't* support JAVA (T600). Venture there at your own risk. */static void dump_resmap(void);static int ccio_driver_callback(struct hp_device *, struct pa_iodc_driver *);static struct pa_iodc_driver ccio_drivers_for[] = {   {HPHW_IOA, U2_IOA_RUNWAY, 0x0, 0xb, 0, 0x10,		DRIVER_CHECK_HVERSION +		DRIVER_CHECK_SVERSION + DRIVER_CHECK_HWTYPE,                MODULE_NAME, "U2 I/O MMU", (void *) ccio_driver_callback},   {HPHW_IOA, UTURN_IOA_RUNWAY, 0x0, 0xb, 0, 0x10,		DRIVER_CHECK_HVERSION +		DRIVER_CHECK_SVERSION + DRIVER_CHECK_HWTYPE,                MODULE_NAME, "Uturn I/O MMU", (void *) ccio_driver_callback},/*** FIXME: The following claims the GSC bus port, not the IOA.**        And there are two busses below a single I/O TLB.**** These should go away once we have a real PA bus walk.** Firmware wants to tell the PA bus walk code about the GSC ports** since they are not "architected" PA I/O devices. Ie a PA bus walk** wouldn't discover them. But the PA bus walk code could check** the "fixed module table" to add such devices to an I/O Tree** and proceed with the recursive, depth first bus walk.*/   {HPHW_BCPORT, U2_BC_GSC, 0x0, 0xc, 0, 0x10,		DRIVER_CHECK_HVERSION +		DRIVER_CHECK_SVERSION + DRIVER_CHECK_HWTYPE,                MODULE_NAME, "U2 GSC+ BC", (void *) ccio_driver_callback},   {HPHW_BCPORT, UTURN_BC_GSC, 0x0, 0xc, 0, 0x10,		DRIVER_CHECK_HVERSION +		DRIVER_CHECK_SVERSION + DRIVER_CHECK_HWTYPE,                MODULE_NAME, "Uturn GSC+ BC", (void *) ccio_driver_callback},   {0,0,0,0,0,0,   0,   (char *) NULL, (char *) NULL, (void *) NULL }};#define IS_U2(id) ( \    (((id)->hw_type == HPHW_IOA) && ((id)->hversion == U2_IOA_RUNWAY)) || \    (((id)->hw_type == HPHW_BCPORT) && ((id)->hversion == U2_BC_GSC))  \)#define IS_UTURN(id) ( \    (((id)->hw_type == HPHW_IOA) && ((id)->hversion == UTURN_IOA_RUNWAY)) || \    (((id)->hw_type == HPHW_BCPORT) && ((id)->hversion == UTURN_BC_GSC))  \)#define IOA_NORMAL_MODE      0x00020080 /* IO_CONTROL to turn on CCIO        */#define CMD_TLB_DIRECT_WRITE 35         /* IO_COMMAND for I/O TLB Writes     */#define CMD_TLB_PURGE        33         /* IO_COMMAND to Purge I/O TLB entry */struct ioa_registers {        /* Runway Supervisory Set */        volatile int32_t    unused1[12];        volatile uint32_t   io_command;             /* Offset 12 */        volatile uint32_t   io_status;              /* Offset 13 */        volatile uint32_t   io_control;             /* Offset 14 */        volatile int32_t    unused2[1];        /* Runway Auxiliary Register Set */        volatile uint32_t   io_err_resp;            /* Offset  0 */        volatile uint32_t   io_err_info;            /* Offset  1 */        volatile uint32_t   io_err_req;             /* Offset  2 */        volatile uint32_t   io_err_resp_hi;         /* Offset  3 */        volatile uint32_t   io_tlb_entry_m;         /* Offset  4 */        volatile uint32_t   io_tlb_entry_l;         /* Offset  5 */        volatile uint32_t   unused3[1];        volatile uint32_t   io_pdir_base;           /* Offset  7 */        volatile uint32_t   io_io_low_hv;           /* Offset  8 */        volatile uint32_t   io_io_high_hv;          /* Offset  9 */        volatile uint32_t   unused4[1];        volatile uint32_t   io_chain_id_mask;       /* Offset 11 */        volatile uint32_t   unused5[2];        volatile uint32_t   io_io_low;              /* Offset 14 */        volatile uint32_t   io_io_high;             /* Offset 15 */};struct ccio_device {	struct ccio_device    *next;  /* list of LBA's in system */	struct hp_device      *iodc;  /* data about dev from firmware */	spinlock_t            ccio_lock;	struct ioa_registers   *ccio_hpa; /* base address */	u64   *pdir_base;   /* physical base address */	char  *res_map;     /* resource map, bit == pdir entry */	int   res_hint;	/* next available IOVP - circular search */	int   res_size;	/* size of resource map in bytes */	int   chainid_shift; /* specify bit location of chain_id */	int   flags;         /* state/functionality enabled */#ifdef DELAYED_RESOURCE_CNT	dma_addr_t res_delay[DELAYED_RESOURCE_CNT];#endif	/* STUFF We don't need in performance path */	int  pdir_size;     /* in bytes, determined by IOV Space size */	int  hw_rev;        /* HW revision of chip */};/* Ratio of Host MEM to IOV Space size */static unsigned long ccio_mem_ratio = 4;static struct ccio_device *ccio_list = NULL;static int ccio_proc_info(char *buffer, char **start, off_t offset, int length);static unsigned long ccio_used_bytes = 0;static unsigned long ccio_used_pages = 0;static int ccio_cujo_bug = 0;static unsigned long ccio_alloc_size = 0;static unsigned long ccio_free_size = 0;/****************************************************************   I/O Pdir Resource Management**   Bits set in the resource map are in use.*   Each bit can represent a number of pages.*   LSbs represent lower addresses (IOVA's).**   This was was copied from sba_iommu.c. Don't try to unify*   the two resource managers unless a way to have different*   allocation policies is also adjusted. We'd like to avoid*   I/O TLB thrashing by having resource allocation policy*   match the I/O TLB replacement policy.****************************************************************/#define PAGES_PER_RANGE 1	/* could increase this to 4 or 8 if needed */#define IOVP_SIZE PAGE_SIZE#define IOVP_SHIFT PAGE_SHIFT#define IOVP_MASK PAGE_MASK/* Convert from IOVP to IOVA and vice versa. */#define CCIO_IOVA(iovp,offset) ((iovp) | (offset))#define CCIO_IOVP(iova) ((iova) & ~(IOVP_SIZE-1) )#define PDIR_INDEX(iovp)    ((iovp)>>IOVP_SHIFT)#define MKIOVP(pdir_idx)    ((long)(pdir_idx) << IOVP_SHIFT)#define MKIOVA(iovp,offset) (dma_addr_t)((long)iovp | (long)offset)/* CUJO20 KLUDGE start */#define CUJO_20_BITMASK    0x0ffff000	/* upper nibble is a don't care   */#define CUJO_20_STEP       0x10000000	/* inc upper nibble */#define CUJO_20_BADPAGE1   0x01003000	/* pages that hpmc on raven U+    */#define CUJO_20_BADPAGE2   0x01607000	/* pages that hpmc on firehawk U+ */#define CUJO_20_BADHVERS   0x6821	/* low nibble 1 is cujo rev 2.0 */#define CUJO_RAVEN_LOC     0xf1000000UL	/* cujo location on raven U+ */#define CUJO_FIREHAWK_LOC  0xf1604000UL	/* cujo location on firehawk U+ *//* CUJO20 KLUDGE end *//*** Don't worry about the 150% average search length on a miss.** If the search wraps around, and passes the res_hint, it will** cause the kernel to panic anyhow.*//* ioa->res_hint = idx + (size >> 3); \ */#define CCIO_SEARCH_LOOP(ioa, idx, mask, size)  \       for(; res_ptr < res_end; ++res_ptr) \       { \               if(0 == ((*res_ptr) & mask)) { \                       *res_ptr |= mask; \                       idx = (int)((unsigned long)res_ptr - (unsigned long)ioa->res_map); \                       ioa->res_hint = 0;\                       goto resource_found; \               } \       }#define CCIO_FIND_FREE_MAPPING(ioa, idx, mask, size)  { \       u##size *res_ptr = (u##size *)&((ioa)->res_map[ioa->res_hint & ~((size >> 3) - 1)]); \       u##size *res_end = (u##size *)&(ioa)->res_map[ioa->res_size]; \       CCIO_SEARCH_LOOP(ioa, idx, mask, size); \       res_ptr = (u##size *)&(ioa)->res_map[0]; \       CCIO_SEARCH_LOOP(ioa, idx, mask, size); \}/*** Find available bit in this ioa's resource map.** Use a "circular" search:**   o Most IOVA's are "temporary" - avg search time should be small.** o keep a history of what happened for debugging** o KISS.**** Perf optimizations:** o search for log2(size) bits at a time.** o search for available resource bits using byte/word/whatever.** o use different search for "large" (eg > 4 pages) or "very large"**   (eg > 16 pages) mappings.*/static intccio_alloc_range(struct ccio_device *ioa, size_t size){	int res_idx;	unsigned long mask, flags;	unsigned int pages_needed = size >> PAGE_SHIFT;	ASSERT(pages_needed);	ASSERT((pages_needed * IOVP_SIZE) < DMA_CHUNK_SIZE);	ASSERT(pages_needed < (BITS_PER_LONG - IOVP_SHIFT));	mask = (unsigned long) -1L; 	mask >>= BITS_PER_LONG - pages_needed;	DBG_RES(__FUNCTION__ " size: %d pages_needed %d pages_mask 0x%08lx\n", 		size, pages_needed, mask);	spin_lock_irqsave(&ioa->ccio_lock, flags);	/*	** "seek and ye shall find"...praying never hurts either...	** ggg sacrafices another 710 to the computer gods.	*/	if(pages_needed <= 8) {		CCIO_FIND_FREE_MAPPING(ioa, res_idx, mask, 8);	} else if(pages_needed <= 16) {		CCIO_FIND_FREE_MAPPING(ioa, res_idx, mask, 16);	} else if(pages_needed <= 32) {		CCIO_FIND_FREE_MAPPING(ioa, res_idx, mask, 32);#ifdef __LP64__	} else if(pages_needed <= 64) {		CCIO_FIND_FREE_MAPPING(ioa, res_idx, mask, 64)#endif	} else {		panic(__FILE__ ":" __FUNCTION__ "() Too many pages to map.\n");	}#ifdef DUMP_RESMAP	dump_resmap();#endif	panic(__FILE__ ":" __FUNCTION__ "() I/O MMU is out of mapping resources\n");	resource_found:		DBG_RES(__FUNCTION__ " res_idx %d mask 0x%08lx res_hint: %d\n",		res_idx, mask, ioa->res_hint);	ccio_used_pages += pages_needed;	ccio_used_bytes += ((pages_needed >> 3) ? (pages_needed >> 3) : 1);	spin_unlock_irqrestore(&ioa->ccio_lock, flags);#ifdef DUMP_RESMAP	dump_resmap();#endif	/* 	** return the bit address (convert from byte to bit).	*/	return (res_idx << 3);}#define CCIO_FREE_MAPPINGS(ioa, idx, mask, size) \        u##size *res_ptr = (u##size *)&((ioa)->res_map[idx + (((size >> 3) - 1) & ~((size >> 3) - 1))]); \        ASSERT((*res_ptr & mask) == mask); \        *res_ptr &= ~mask;/*** clear bits in the ioa's resource map*/static voidccio_free_range(struct ccio_device *ioa, dma_addr_t iova, size_t size){	unsigned long mask, flags;	unsigned long iovp = CCIO_IOVP(iova);	unsigned int res_idx = PDIR_INDEX(iovp)>>3;	unsigned int pages_mapped = (size >> IOVP_SHIFT) + !!(size & ~IOVP_MASK);	ASSERT(pages_needed);	ASSERT((pages_needed * IOVP_SIZE) < DMA_CHUNK_SIZE);	ASSERT(pages_needed < (BITS_PER_LONG - IOVP_SHIFT));	mask = (unsigned long) -1L; 	mask >>= BITS_PER_LONG - pages_mapped;	DBG_RES(__FUNCTION__ " res_idx: %d size: %d pages_mapped %d mask 0x%08lx\n", 		res_idx, size, pages_mapped, mask);	spin_lock_irqsave(&ioa->ccio_lock, flags);	if(pages_mapped <= 8) {		CCIO_FREE_MAPPINGS(ioa, res_idx, mask, 8);	} else if(pages_mapped <= 16) {		CCIO_FREE_MAPPINGS(ioa, res_idx, mask, 16);	} else if(pages_mapped <= 32) {		CCIO_FREE_MAPPINGS(ioa, res_idx, mask, 32);#ifdef __LP64__	} else if(pages_mapped <= 64) {		CCIO_FREE_MAPPINGS(ioa, res_idx, mask, 64);#endif	} else {		panic(__FILE__ ":" __FUNCTION__ "() Too many pages to unmap.\n");	}		ccio_used_pages -= (pages_mapped ? pages_mapped : 1);	ccio_used_bytes -= ((pages_mapped >> 3) ? (pages_mapped >> 3) : 1);	spin_unlock_irqrestore(&ioa->ccio_lock, flags);#ifdef DUMP_RESMAP

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品嫩草影院av蜜臀| 一色桃子久久精品亚洲| 在线观看亚洲精品视频| 国产suv一区二区三区88区| 美女一区二区久久| 日本伊人色综合网| 天堂精品中文字幕在线| 午夜视频一区在线观看| 亚洲国产精品久久久久秋霞影院| 亚洲在线一区二区三区| 亚洲福利一区二区三区| 午夜精品一区二区三区电影天堂| 亚洲国产wwwccc36天堂| 午夜久久久久久| 日韩电影在线观看电影| 久久超碰97中文字幕| 国产精品自拍av| 国产91在线观看丝袜| 成人免费视频国产在线观看| 一本一道久久a久久精品综合蜜臀| 色婷婷精品大视频在线蜜桃视频| 日本二三区不卡| 欧美日韩黄色影视| 日韩视频一区在线观看| 国产性做久久久久久| 国产精品欧美一区二区三区| 一区二区三区蜜桃| 婷婷开心激情综合| 韩国女主播一区| 成人av小说网| 欧美三级日韩三级国产三级| 欧美成人精品福利| 国产清纯白嫩初高生在线观看91 | 亚洲欧美日韩国产中文在线| 亚洲在线成人精品| 蜜桃视频一区二区三区在线观看| 国产在线视频不卡二| 成人av网站免费| 欧日韩精品视频| 日韩一区二区在线观看视频播放| 久久精品在线免费观看| 亚洲激情自拍视频| 奇米777欧美一区二区| 国产精品综合一区二区| 一本色道久久综合狠狠躁的推荐| 91精品国产欧美一区二区成人| 日本一区二区三区在线观看| 亚洲高清免费视频| 国产精品一二三区在线| 色婷婷综合久色| 精品久久久久久无| 亚洲欧美乱综合| 久久99精品视频| 色噜噜狠狠色综合欧洲selulu| 欧美变态口味重另类| 中文字幕一区av| 日韩电影免费一区| a在线播放不卡| 欧美成人国产一区二区| 亚洲色图在线视频| 久久国产麻豆精品| 一本一道久久a久久精品综合蜜臀| 日韩精品中文字幕一区二区三区| 一区二区三区丝袜| 国产一区二区三区黄视频 | 蜜臀精品一区二区三区在线观看| 日韩综合在线视频| 午夜亚洲福利老司机| 国产精品一卡二卡在线观看| 欧美午夜电影网| 久久久www免费人成精品| 一区二区三区**美女毛片| 国产主播一区二区三区| 欧美日韩视频一区二区| 国产精品欧美久久久久一区二区| 久久国产免费看| 欧美人牲a欧美精品| 亚洲欧洲日韩一区二区三区| 九色porny丨国产精品| 欧洲色大大久久| 国产精品久久久久久福利一牛影视 | 日韩一级免费观看| 亚洲欧美激情小说另类| 国产精品123| 日韩欧美一卡二卡| 亚洲成人tv网| 91国产福利在线| 亚洲欧洲在线观看av| 国产综合久久久久影院| 亚洲精品视频免费看| 国产剧情一区在线| 91精品啪在线观看国产60岁| 一区二区三区在线免费| 99久久精品久久久久久清纯| 中文在线一区二区| 国产剧情一区二区| 26uuu久久综合| 美女网站视频久久| 欧美电影在哪看比较好| 亚洲国产中文字幕在线视频综合| 色综合久久天天| 亚洲精品高清视频在线观看| 色噜噜狠狠成人网p站| 亚洲另类春色校园小说| 在线欧美一区二区| 亚洲精品中文在线影院| 色狠狠色噜噜噜综合网| 一区二区三区四区在线播放| 一本大道av一区二区在线播放| 亚洲美女免费在线| 91美女福利视频| 一区二区日韩av| 欧美日韩一区二区三区视频| 亚洲成人一区二区| 在线成人av网站| 另类中文字幕网| 精品国产污网站| 国产精品亚洲综合一区在线观看| 国产亚洲人成网站| 成人av电影在线| 亚洲乱码国产乱码精品精小说| 在线视频欧美区| 日韩精品福利网| 精品久久久网站| 国产成人欧美日韩在线电影| 国产精品国产自产拍高清av王其| 91理论电影在线观看| 亚洲综合激情网| 日韩一区二区三区精品视频| 激情综合网天天干| 国产精品色哟哟网站| 91麻豆国产精品久久| 亚洲电影你懂得| 日韩精品在线看片z| 国产成人av电影在线观看| 亚洲欧美欧美一区二区三区| 欧美高清hd18日本| 国产精品中文字幕日韩精品| 亚洲青青青在线视频| 91精品国产欧美一区二区| 国产成人午夜精品5599| 亚洲私人黄色宅男| 制服丝袜亚洲色图| 国产麻豆精品在线| 亚洲精品菠萝久久久久久久| 欧美一个色资源| 国产91清纯白嫩初高中在线观看| 一区二区三区毛片| 欧美成人女星排名| 色欧美片视频在线观看在线视频| 日本成人在线视频网站| 久久精品人人做人人爽人人| 在线影视一区二区三区| 韩国一区二区三区| 亚洲永久精品国产| 久久久久国产精品厨房| 欧洲人成人精品| 国产成人av福利| 日本欧洲一区二区| 国产精品久久综合| 欧美一区二区三区视频| 欧美精品一区二区三区蜜臀| 色婷婷久久久亚洲一区二区三区| 九色|91porny| 亚洲国产日韩综合久久精品| 亚洲国产成人午夜在线一区| 6080国产精品一区二区| 99久久精品国产观看| 精品在线一区二区| 午夜私人影院久久久久| 亚洲欧美综合在线精品| 日韩午夜精品电影| 国产精品美日韩| 日韩精品一区二区三区swag| 在线精品视频小说1| 黑人精品欧美一区二区蜜桃| 亚洲va欧美va人人爽午夜| 国产精品污www在线观看| 日韩欧美精品在线视频| 欧美亚洲图片小说| 成人av综合一区| 国产精品 日产精品 欧美精品| 无吗不卡中文字幕| 亚洲日本青草视频在线怡红院| 国产午夜精品一区二区三区嫩草| 91精品欧美综合在线观看最新| 色www精品视频在线观看| 豆国产96在线|亚洲| 国产一区二三区| 免费一区二区视频| 香蕉影视欧美成人| 洋洋成人永久网站入口| 中文字幕一区二区三区在线播放| www激情久久| 日韩女同互慰一区二区| 7777精品伊人久久久大香线蕉的 | 91免费在线看| 99久久精品国产观看| 成人app在线观看| 国产盗摄一区二区|