亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? bed_7seg.rpt

?? 用verilog語言寫的拔河游戲機
?? RPT
字號:
Project Information                                        d:\xyq\bed_7seg.rpt

MAX+plus II Compiler Report File
Version 10.12 09/21/2001
Compiled: 03/24/2008 15:25:02

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


BED_7SEG


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

bed_7seg  EPM7032LC44-6    4        7        0      7       0           21 %

User Pins:                 4        7        0  



Device-Specific Information:                               d:\xyq\bed_7seg.rpt
bed_7seg

***** Logic for device 'bed_7seg' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                               
                                               
                                               
                                               
              i  i  i                          
              n  n  n  V  G  G  G  G  G        
              n  n  n  C  N  N  N  N  N        
              1  2  3  C  D  D  D  D  D  g  f  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    inn0 |  7                                39 | e 
RESERVED |  8                                38 | a 
RESERVED |  9                                37 | b 
     GND | 10                                36 | c 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | d 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                               d:\xyq\bed_7seg.rpt
bed_7seg

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   4/16( 25%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     7/16( 43%)   7/16( 43%)   0/16(  0%)   4/36( 11%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            11/32     ( 34%)
Total logic cells used:                          7/32     ( 21%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    7/32     ( 21%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  4.00
Total fan-in:                                    28

Total input pins required:                       4
Total output pins required:                      7
Total bidirectional pins required:               0
Total logic cells required:                      7
Total flipflops required:                        0
Total product terms required:                   25
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                               d:\xyq\bed_7seg.rpt
bed_7seg

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   7    (4)  (A)      INPUT               0      0   0    0    0    7    0  inn0
   6    (3)  (A)      INPUT               0      0   0    0    0    7    0  inn1
   5    (2)  (A)      INPUT               0      0   0    0    0    7    0  inn2
   4    (1)  (A)      INPUT               0      0   0    0    0    7    0  inn3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\xyq\bed_7seg.rpt
bed_7seg

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  38     20    B     OUTPUT      t        0      0   0    4    0    0    0  a
  37     21    B     OUTPUT      t        0      0   0    4    0    0    0  b
  36     22    B     OUTPUT      t        0      0   0    4    0    0    0  c
  34     23    B     OUTPUT      t        0      0   0    4    0    0    0  d
  39     19    B     OUTPUT      t        0      0   0    4    0    0    0  e
  40     18    B     OUTPUT      t        0      0   0    4    0    0    0  f
  41     17    B     OUTPUT      t        0      0   0    4    0    0    0  g


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\xyq\bed_7seg.rpt
bed_7seg

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                       Logic cells placed in LAB 'B'
        +------------- LC20 a
        | +----------- LC21 b
        | | +--------- LC22 c
        | | | +------- LC23 d
        | | | | +----- LC19 e
        | | | | | +--- LC18 f
        | | | | | | +- LC17 g
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | A B |     Logic cells that feed LAB 'B':

Pin
7    -> * * * * * * * | - * | <-- inn0
6    -> * * * * * * * | - * | <-- inn1
5    -> * * * * * * * | - * | <-- inn2
4    -> * * * * * * * | - * | <-- inn3


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                               d:\xyq\bed_7seg.rpt
bed_7seg

** EQUATIONS **

inn0     : INPUT;
inn1     : INPUT;
inn2     : INPUT;
inn3     : INPUT;

-- Node name is 'a' 
-- Equation name is 'a', location is LC020, type is output.
 a       = LCELL( _EQ001 $  VCC);
  _EQ001 =  inn0 &  inn1 &  inn2 & !inn3
         # !inn0 & !inn1 &  inn2 &  inn3
         #  inn0 & !inn1 & !inn2 & !inn3;

-- Node name is 'b' 
-- Equation name is 'b', location is LC021, type is output.
 b       = LCELL( _EQ002 $  VCC);
  _EQ002 =  inn0 & !inn1 &  inn2 &  inn3
         # !inn0 &  inn1 & !inn2 & !inn3
         #  inn0 &  inn1 & !inn3;

-- Node name is 'c' 
-- Equation name is 'c', location is LC022, type is output.
 c       = LCELL( _EQ003 $  VCC);
  _EQ003 =  inn0 & !inn1 & !inn2 &  inn3
         #  inn0 &  inn1 & !inn3
         # !inn1 &  inn2 & !inn3;

-- Node name is 'd' 
-- Equation name is 'd', location is LC023, type is output.
 d       = LCELL( _EQ004 $  VCC);
  _EQ004 = !inn0 & !inn1 &  inn2 & !inn3
         #  inn0 & !inn1 & !inn2 & !inn3
         #  inn0 &  inn1 &  inn2
         # !inn0 &  inn1 &  inn3;

-- Node name is 'e' 
-- Equation name is 'e', location is LC019, type is output.
 e       = LCELL( _EQ005 $  VCC);
  _EQ005 =  inn0 & !inn1 & !inn2 & !inn3
         # !inn0 &  inn1 & !inn2 & !inn3
         #  inn1 &  inn2 &  inn3
         # !inn0 &  inn2 &  inn3;

-- Node name is 'f' 
-- Equation name is 'f', location is LC018, type is output.
 f       = LCELL( _EQ006 $ !inn3);
  _EQ006 = !inn0 &  inn1 &  inn2 & !inn3
         # !inn0 & !inn2 &  inn3
         #  inn0 & !inn1;

-- Node name is 'g' 
-- Equation name is 'g', location is LC017, type is output.
 g       = LCELL( _EQ007 $  VCC);
  _EQ007 =  inn0 & !inn1 &  inn2 &  inn3
         #  inn0 &  inn1 & !inn2 &  inn3
         #  inn0 & !inn1 & !inn2 & !inn3
         # !inn0 & !inn1 & !inn3;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                        d:\xyq\bed_7seg.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:01
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,425K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩激情av在线| 欧美激情一区二区三区不卡| 国产麻豆视频一区二区| 亚洲欧洲日韩av| 日韩一级欧美一级| 成人av电影在线观看| 日韩黄色免费网站| 亚洲欧美日韩国产中文在线| 精品久久一区二区| 欧洲亚洲精品在线| 国产成人综合网站| 秋霞影院一区二区| 亚洲最大色网站| 国产精品福利一区| 国产拍揄自揄精品视频麻豆| 日韩三级中文字幕| 欧美精品在线一区二区| 99精品1区2区| 成人福利视频网站| 国产伦精品一区二区三区在线观看| 亚洲乱码国产乱码精品精小说 | 不卡的av在线播放| 韩国三级在线一区| 麻豆freexxxx性91精品| 亚洲不卡一区二区三区| 中文字幕乱码亚洲精品一区| 欧美精品一区二区三区蜜桃| 欧美精品乱人伦久久久久久| 91久久国产综合久久| 99久久99久久精品国产片果冻| 国产在线日韩欧美| 精品一区二区三区不卡| 美女一区二区三区| 美日韩一区二区| 免费日韩伦理电影| 久久国产婷婷国产香蕉| 美女视频黄a大片欧美| 无码av中文一区二区三区桃花岛| 亚洲一区二区在线免费看| 亚洲免费资源在线播放| 亚洲精品菠萝久久久久久久| 亚洲久本草在线中文字幕| 亚洲欧洲日本在线| 日韩美女久久久| 亚洲精品乱码久久久久久久久| 亚洲精品美腿丝袜| 亚洲高清三级视频| 亚洲成人免费影院| 蜜乳av一区二区三区| 美女国产一区二区| 国产一区二区在线视频| 国产资源在线一区| 国产黄色精品网站| 99久精品国产| 欧美日韩亚洲综合| 日韩欧美一二三四区| 久久综合丝袜日本网| 久久久久99精品一区| 国产精品乱人伦一区二区| 亚洲欧美一区二区三区极速播放 | 国产美女在线精品| 成人激情综合网站| 一本色道**综合亚洲精品蜜桃冫| 91免费观看在线| 欧美电影在线免费观看| 欧美成人欧美edvon| 中文字幕免费观看一区| 一个色在线综合| 蜜臀久久99精品久久久久宅男| 久久97超碰色| av亚洲精华国产精华精| 欧美网站一区二区| 精品国产一区二区三区忘忧草| 国产精品日韩精品欧美在线| 亚洲激情图片小说视频| 青青草国产成人99久久| 国产精品亚洲一区二区三区在线| av不卡一区二区三区| 欧美日韩免费一区二区三区视频| 欧美tickling网站挠脚心| 一色屋精品亚洲香蕉网站| 亚洲国产一区二区在线播放| 国产美女在线精品| 欧洲激情一区二区| 欧美精品一区二区三区很污很色的 | 亚洲一区在线视频| 久久不见久久见免费视频1| 97国产一区二区| 日韩区在线观看| 亚洲日本护士毛茸茸| 久久狠狠亚洲综合| 色妞www精品视频| 亚洲精品在线观看网站| 一二三区精品视频| 国产精品伊人色| 欧美日韩不卡一区| 中文字幕一区二区三区精华液| 日韩av电影免费观看高清完整版 | av成人免费在线| 欧美成人一区二区| 亚洲精选免费视频| 国产成人精品免费| 日韩视频免费观看高清完整版在线观看| 国产精品久久看| 精品一区二区av| 91精品久久久久久蜜臀| 亚洲黄色录像片| 成人激情动漫在线观看| 26uuu色噜噜精品一区| 三级欧美在线一区| 欧洲精品中文字幕| 亚洲欧洲av色图| 国产成a人无v码亚洲福利| 日韩精品一区二区三区三区免费 | 91久久精品一区二区三区| 久久这里只精品最新地址| 午夜亚洲福利老司机| 色综合久久久久综合体| 中文字幕的久久| 国内精品久久久久影院色| 欧美另类变人与禽xxxxx| 伊人婷婷欧美激情| 91在线一区二区三区| 国产精品婷婷午夜在线观看| 韩国欧美一区二区| xfplay精品久久| 另类专区欧美蜜桃臀第一页| 欧美一区二区网站| 日韩中文字幕不卡| 欧美日韩三级一区| 亚洲午夜精品网| 欧洲av一区二区嗯嗯嗯啊| 国产日韩精品视频一区| 国产麻豆视频一区二区| 久久精品夜色噜噜亚洲a∨| 国模一区二区三区白浆| 久久综合狠狠综合| 国产露脸91国语对白| 2欧美一区二区三区在线观看视频| 蜜臀久久久久久久| 欧美成人激情免费网| 精品一区二区三区香蕉蜜桃| 日韩欧美一区在线观看| 久久国产精品99久久久久久老狼| 日韩欧美一级精品久久| 精品一区精品二区高清| 久久久久久久网| 成人性视频网站| 亚洲男人都懂的| 欧美日韩在线电影| 日本va欧美va瓶| www一区二区| 成人午夜电影小说| 亚洲美女精品一区| 欧美视频一区二区三区| 日本一不卡视频| 久久久亚洲国产美女国产盗摄| 国产成人在线色| 亚洲人成网站精品片在线观看| 欧亚洲嫩模精品一区三区| 日本视频一区二区| 久久久精品中文字幕麻豆发布| 成人免费视频国产在线观看| 亚洲精品国久久99热| 制服丝袜在线91| 国产福利精品导航| 亚洲摸摸操操av| 日韩精品一区二区三区在线| 成人国产亚洲欧美成人综合网| 亚洲精品v日韩精品| 欧美成人猛片aaaaaaa| 成人不卡免费av| 亚洲成av人片在线观看| 亚洲精品在线观看网站| 99精品欧美一区二区三区综合在线| 亚洲永久精品国产| 欧美精品一区男女天堂| 欧美最猛性xxxxx直播| 老司机精品视频在线| 国产精品传媒视频| 欧美一区二区在线观看| 99久久精品久久久久久清纯| 午夜视频在线观看一区二区三区 | 亚洲精品少妇30p| 精品欧美黑人一区二区三区| 9i在线看片成人免费| 麻豆精品国产传媒mv男同| 中文字幕一区在线观看视频| 91精品蜜臀在线一区尤物| 97久久超碰国产精品| 日本一区中文字幕| 夜夜嗨av一区二区三区网页| 精品粉嫩aⅴ一区二区三区四区| 色狠狠av一区二区三区| 国产一区二区女| 天天色综合成人网| 中文字幕字幕中文在线中不卡视频| 欧美电视剧在线看免费| 日本精品视频一区二区三区| 国产视频一区二区在线|