?? shiyan3jibengai.rpt
字號:
Project Information e:\shiyan3\shiyan3jibengai.rpt
MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 04/08/2008 20:02:52
Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
shiyan3jibengai
EPF10K20TC144-3 19 8 8 2048 16 % 42 3 %
User Pins: 19 8 8
Project Information e:\shiyan3\shiyan3jibengai.rpt
** EMBEDDED ARRAYS **
|LPM_RAM_IO:50|altram:sram|content: MEMORY (
width = 8;
depth = 256;
segmentsize = 256;
mode = MEM_REG_DATAIN_CLK0#MEM_REG_WADDR_CLK0#MEM_REG_WCTRL_CLK0;
)
OF SEGMENTS (
|LPM_RAM_IO:50|altram:sram|segment0_7,
|LPM_RAM_IO:50|altram:sram|segment0_6,
|LPM_RAM_IO:50|altram:sram|segment0_5,
|LPM_RAM_IO:50|altram:sram|segment0_4,
|LPM_RAM_IO:50|altram:sram|segment0_3,
|LPM_RAM_IO:50|altram:sram|segment0_2,
|LPM_RAM_IO:50|altram:sram|segment0_1,
|LPM_RAM_IO:50|altram:sram|segment0_0
);
Project Information e:\shiyan3\shiyan3jibengai.rpt
** FILE HIERARCHY **
|74244:4|
|74244:1|
|74161:3|
|74161:3|f74161:sub|
|74161:2|
|74161:2|f74161:sub|
|74273:5|
|lpm_ram_io:50|
|lpm_ram_io:50|altram:sram|
Device-Specific Information: e:\shiyan3\shiyan3jibengai.rpt
shiyan3jibengai
***** Logic for device 'shiyan3jibengai' compiled without errors.
Device: EPF10K20TC144-3
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
MultiVolt I/O = OFF
R R R R R R R R R R R R R R R R R R R
E E E E E E E E E i E E E M E 1 E E i E i E E i E
S S S S S S S S S n S S S G E p V S 6 S S n S n S S n S
E E E E E G E E E V E p E E G E N M c C E 1 E E p E p V 1 E E p E
R R R R R N R R R a C R u R R N R D E _ C R l R R u R u C L 6 R R u R
V V V V V D V V V d C V t V V D V I N b I V o V V t V t C D 1 V V t V
E E E E E I E E E r I E d E E I E N R A u N E a E E d E d I A p E E d E
D D D D D O D D D 4 O D 6 D D O D T D B s T D d D D 3 D 1 O R c D D 2 D
--------------------------------------------------------------------------_
/ 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110 |_
/ 143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109 |
#TCK | 1 108 | ^DATA0
^CONF_DONE | 2 107 | ^DCLK
^nCEO | 3 106 | ^nCE
#TDO | 4 105 | #TDI
VCCIO | 5 104 | GNDIO
VCCINT | 6 103 | GNDINT
RESERVED | 7 102 | adr6
RESERVED | 8 101 | RESERVED
RESERVED | 9 100 | RESERVED
RESERVED | 10 99 | RESERVED
RESERVED | 11 98 | adr7
RESERVED | 12 97 | RESERVED
RESERVED | 13 96 | RESERVED
RESERVED | 14 95 | RESERVED
GNDIO | 15 94 | VCCIO
GNDINT | 16 93 | VCCINT
d1 | 17 92 | RESERVED
d4 | 18 91 | adr2
d3 | 19 EPF10K20TC144-3 90 | RESERVED
d5 | 20 89 | RESERVED
d0 | 21 88 | d2
d7 | 22 87 | RESERVED
d6 | 23 86 | RESERVED
VCCIO | 24 85 | GNDIO
VCCINT | 25 84 | GNDINT
RESERVED | 26 83 | RESERVED
RESERVED | 27 82 | RESERVED
RESERVED | 28 81 | RESERVED
RESERVED | 29 80 | RESERVED
RESERVED | 30 79 | RESERVED
RESERVED | 31 78 | RESERVED
RESERVED | 32 77 | ^MSEL0
adr0 | 33 76 | ^MSEL1
#TMS | 34 75 | VCCINT
^nSTATUS | 35 74 | ^nCONFIG
RESERVED | 36 73 | RESERVED
| 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 _|
\ 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 |
\---------------------------------------------------------------------------
R i R G R R i R V R R R R G R V V 1 c s G G a a V a c R i G R R W i V R
E n E N E E n E C E E E E N E C C 6 l w N N d d C d p E n N E E E n C E
S p S D S S p S C S S S S D S C C 1 k _ D D r r C r 1 S p D S S p C S
E u E I E E u E I E E E E I E I I c _ b I I 5 1 I 3 6 E u I E E u I E
R t R O R R t R O R R R R O R N N l c u N N O 1 R t O R R t O R
V d V V V d V V V V V V T T r d s T T l V d V V d V
E 7 E E E 4 E E E E E E u d E 5 E E 0 E
D D D D D D D D D D a D D D D
r
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: e:\shiyan3\shiyan3jibengai.rpt
shiyan3jibengai
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
D1 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 2/22( 9%)
D4 8/ 8(100%) 1/ 8( 12%) 6/ 8( 75%) 2/2 1/2 10/22( 45%)
D6 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 1/2 8/22( 36%)
D8 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 0/2 0/2 16/22( 72%)
D11 2/ 8( 25%) 0/ 8( 0%) 2/ 8( 25%) 0/2 0/2 5/22( 22%)
D12 7/ 8( 87%) 6/ 8( 75%) 7/ 8( 87%) 1/2 0/2 8/22( 36%)
D19 8/ 8(100%) 1/ 8( 12%) 5/ 8( 62%) 1/2 0/2 14/22( 63%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
D25 8/8 (100%) 0/8 ( 0%) 8/8 (100%) 1/2 2/2 17/22( 77%)
Total dedicated input pins used: 6/6 (100%)
Total I/O pins used: 29/96 ( 30%)
Total logic cells used: 42/1152 ( 3%)
Total embedded cells used: 8/48 ( 16%)
Total EABs used: 1/6 ( 16%)
Average fan-in: 3.02/4 ( 75%)
Total fan-in: 127/4608 ( 2%)
Total input pins required: 19
Total input I/O cell registers required: 0
Total output pins required: 8
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 8
Total reserved pins required 0
Total logic cells required: 42
Total flipflops required: 16
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 8/1152 ( 0%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 EA 13 14 15 16 17 18 19 20 21 22 23 24 Total(LC/EC)
A: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
B: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
D: 1 0 0 8 0 8 0 8 0 0 2 7 8 0 0 0 0 0 0 8 0 0 0 0 0 42/8
E: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
F: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
Total: 1 0 0 8 0 8 0 8 0 0 2 7 8 0 0 0 0 0 0 8 0 0 0 0 0 42/8
Device-Specific Information: e:\shiyan3\shiyan3jibengai.rpt
shiyan3jibengai
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
55 - - - -- INPUT G 0 0 0 1 clk_cdu
63 - - - 10 INPUT 0 0 0 1 cp161ldar
21 - - D -- BIDIR 0 1 0 2 d0
17 - - D -- BIDIR 0 1 0 2 d1
88 - - D -- BIDIR 0 1 0 2 d2
19 - - D -- BIDIR 0 1 0 2 d3
18 - - D -- BIDIR 0 1 0 2 d4
20 - - D -- BIDIR 0 1 0 2 d5
23 - - D -- BIDIR 0 1 0 2 d6
22 - - D -- BIDIR 0 1 0 2 d7
70 - - - 05 INPUT 0 0 0 1 inputd0
116 - - - 04 INPUT 0 0 0 1 inputd1
110 - - - 01 INPUT 0 0 0 1 inputd2
118 - - - 06 INPUT 0 0 0 1 inputd3
43 - - - 18 INPUT 0 0 0 1 inputd4
65 - - - 09 INPUT 0 0 0 1 inputd5
132 - - - 16 INPUT 0 0 0 1 inputd6
38 - - - 22 INPUT 0 0 0 1 inputd7
114 - - - 04 INPUT 0 0 0 1 LDAR
125 - - - -- INPUT 0 0 0 10 MEMENAB
124 - - - -- INPUT 0 0 0 9 pc_bus
126 - - - -- INPUT 0 0 0 10 RD
56 - - - -- INPUT 0 0 0 9 sw_bus
69 - - - 06 INPUT 0 0 0 1 WE
54 - - - -- INPUT G 0 0 0 0 161clr
121 - - - 10 INPUT 0 0 0 8 161load
113 - - - 03 INPUT 0 0 0 1 161pc
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: e:\shiyan3\shiyan3jibengai.rpt
shiyan3jibengai
** OUTPUTS **
Fed By Fed By Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
33 - - F -- OUTPUT 0 1 0 0 adr0
60 - - - 12 OUTPUT 0 1 0 0 adr1
91 - - C -- OUTPUT 0 1 0 0 adr2
62 - - - 11 OUTPUT 0 1 0 0 adr3
135 - - - 19 OUTPUT 0 1 0 0 adr4
59 - - - 12 OUTPUT 0 1 0 0 adr5
102 - - A -- OUTPUT 0 1 0 0 adr6
98 - - B -- OUTPUT 0 1 0 0 adr7
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -