亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? shiyan3jibengai.rpt

?? 用verilog語言寫的拔河游戲機(jī)
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                             e:\shiyan3\shiyan3jibengai.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 04/08/2008 20:02:52

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

shiyan3jibengai
      EPF10K20TC144-3      19     8      8    2048      16 %    42       3  %

User Pins:                 19     8      8  



Project Information                             e:\shiyan3\shiyan3jibengai.rpt

** EMBEDDED ARRAYS **


|LPM_RAM_IO:50|altram:sram|content: MEMORY (
               width        =    8;
               depth        =  256;
               segmentsize  =  256;
               mode         = MEM_REG_DATAIN_CLK0#MEM_REG_WADDR_CLK0#MEM_REG_WCTRL_CLK0;
         )
         OF SEGMENTS (
               |LPM_RAM_IO:50|altram:sram|segment0_7,
               |LPM_RAM_IO:50|altram:sram|segment0_6,
               |LPM_RAM_IO:50|altram:sram|segment0_5,
               |LPM_RAM_IO:50|altram:sram|segment0_4,
               |LPM_RAM_IO:50|altram:sram|segment0_3,
               |LPM_RAM_IO:50|altram:sram|segment0_2,
               |LPM_RAM_IO:50|altram:sram|segment0_1,
               |LPM_RAM_IO:50|altram:sram|segment0_0
);




Project Information                             e:\shiyan3\shiyan3jibengai.rpt

** FILE HIERARCHY **



|74244:4|
|74244:1|
|74161:3|
|74161:3|f74161:sub|
|74161:2|
|74161:2|f74161:sub|
|74273:5|
|lpm_ram_io:50|
|lpm_ram_io:50|altram:sram|


Device-Specific Information:                    e:\shiyan3\shiyan3jibengai.rpt
shiyan3jibengai

***** Logic for device 'shiyan3jibengai' compiled without errors.




Device: EPF10K20TC144-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                         
                                                                                         
                R R R R R   R R R     R   R R   R           R   R R   R         R R   R  
                E E E E E   E E E     E i E E   E     M     E 1 E E i E i       E E i E  
                S S S S S   S S S     S n S S   S G   E p V S 6 S S n S n       S S n S  
                E E E E E G E E E   V E p E E G E N   M c C E 1 E E p E p V   1 E E p E  
                R R R R R N R R R a C R u R R N R D   E _ C R l R R u R u C L 6 R R u R  
                V V V V V D V V V d C V t V V D V I   N b I V o V V t V t C D 1 V V t V  
                E E E E E I E E E r I E d E E I E N R A u N E a E E d E d I A p E E d E  
                D D D D D O D D D 4 O D 6 D D O D T D B s T D d D D 3 D 1 O R c D D 2 D  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GNDIO 
    VCCINT |  6                                                                         103 | GNDINT 
  RESERVED |  7                                                                         102 | adr6 
  RESERVED |  8                                                                         101 | RESERVED 
  RESERVED |  9                                                                         100 | RESERVED 
  RESERVED | 10                                                                          99 | RESERVED 
  RESERVED | 11                                                                          98 | adr7 
  RESERVED | 12                                                                          97 | RESERVED 
  RESERVED | 13                                                                          96 | RESERVED 
  RESERVED | 14                                                                          95 | RESERVED 
     GNDIO | 15                                                                          94 | VCCIO 
    GNDINT | 16                                                                          93 | VCCINT 
        d1 | 17                                                                          92 | RESERVED 
        d4 | 18                                                                          91 | adr2 
        d3 | 19                             EPF10K20TC144-3                              90 | RESERVED 
        d5 | 20                                                                          89 | RESERVED 
        d0 | 21                                                                          88 | d2 
        d7 | 22                                                                          87 | RESERVED 
        d6 | 23                                                                          86 | RESERVED 
     VCCIO | 24                                                                          85 | GNDIO 
    VCCINT | 25                                                                          84 | GNDINT 
  RESERVED | 26                                                                          83 | RESERVED 
  RESERVED | 27                                                                          82 | RESERVED 
  RESERVED | 28                                                                          81 | RESERVED 
  RESERVED | 29                                                                          80 | RESERVED 
  RESERVED | 30                                                                          79 | RESERVED 
  RESERVED | 31                                                                          78 | RESERVED 
  RESERVED | 32                                                                          77 | ^MSEL0 
      adr0 | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
  RESERVED | 36                                                                          73 | RESERVED 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                R i R G R R i R V R R R R G R V V 1 c s G G a a V a c R i G R R W i V R  
                E n E N E E n E C E E E E N E C C 6 l w N N d d C d p E n N E E E n C E  
                S p S D S S p S C S S S S D S C C 1 k _ D D r r C r 1 S p D S S   p C S  
                E u E I E E u E I E E E E I E I I c _ b I I 5 1 I 3 6 E u I E E   u I E  
                R t R O R R t R O R R R R O R N N l c u N N     O   1 R t O R R   t O R  
                V d V   V V d V   V V V V   V T T r d s T T         l V d   V V   d   V  
                E 7 E   E E 4 E   E E E E   E       u               d E 5   E E   0   E  
                D   D   D D   D   D D D D   D                       a D     D D       D  
                                                                    r                    
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    e:\shiyan3\shiyan3jibengai.rpt
shiyan3jibengai

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
D1       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
D4       8/ 8(100%)   1/ 8( 12%)   6/ 8( 75%)    2/2    1/2      10/22( 45%)   
D6       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       8/22( 36%)   
D8       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      16/22( 72%)   
D11      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       5/22( 22%)   
D12      7/ 8( 87%)   6/ 8( 75%)   7/ 8( 87%)    1/2    0/2       8/22( 36%)   
D19      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    1/2    0/2      14/22( 63%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect
D25      8/8 (100%)   0/8 (  0%)   8/8 (100%)    1/2    2/2      17/22( 77%)   


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            29/96     ( 30%)
Total logic cells used:                         42/1152   (  3%)
Total embedded cells used:                       8/48     ( 16%)
Total EABs used:                                 1/6      ( 16%)
Average fan-in:                                 3.02/4    ( 75%)
Total fan-in:                                 127/4608    (  2%)

Total input pins required:                      19
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               8
Total reserved pins required                     0
Total logic cells required:                     42
Total flipflops required:                       16
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/1152   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      1   0   0   8   0   8   0   8   0   0   2   7   8   0   0   0   0   0   0   8   0   0   0   0   0     42/8  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   1   0   0   8   0   8   0   8   0   0   2   7   8   0   0   0   0   0   0   8   0   0   0   0   0     42/8  



Device-Specific Information:                    e:\shiyan3\shiyan3jibengai.rpt
shiyan3jibengai

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  55      -     -    -    --      INPUT  G             0    0    0    1  clk_cdu
  63      -     -    -    10      INPUT                0    0    0    1  cp161ldar
  21      -     -    D    --      BIDIR                0    1    0    2  d0
  17      -     -    D    --      BIDIR                0    1    0    2  d1
  88      -     -    D    --      BIDIR                0    1    0    2  d2
  19      -     -    D    --      BIDIR                0    1    0    2  d3
  18      -     -    D    --      BIDIR                0    1    0    2  d4
  20      -     -    D    --      BIDIR                0    1    0    2  d5
  23      -     -    D    --      BIDIR                0    1    0    2  d6
  22      -     -    D    --      BIDIR                0    1    0    2  d7
  70      -     -    -    05      INPUT                0    0    0    1  inputd0
 116      -     -    -    04      INPUT                0    0    0    1  inputd1
 110      -     -    -    01      INPUT                0    0    0    1  inputd2
 118      -     -    -    06      INPUT                0    0    0    1  inputd3
  43      -     -    -    18      INPUT                0    0    0    1  inputd4
  65      -     -    -    09      INPUT                0    0    0    1  inputd5
 132      -     -    -    16      INPUT                0    0    0    1  inputd6
  38      -     -    -    22      INPUT                0    0    0    1  inputd7
 114      -     -    -    04      INPUT                0    0    0    1  LDAR
 125      -     -    -    --      INPUT                0    0    0   10  MEMENAB
 124      -     -    -    --      INPUT                0    0    0    9  pc_bus
 126      -     -    -    --      INPUT                0    0    0   10  RD
  56      -     -    -    --      INPUT                0    0    0    9  sw_bus
  69      -     -    -    06      INPUT                0    0    0    1  WE
  54      -     -    -    --      INPUT  G             0    0    0    0  161clr
 121      -     -    -    10      INPUT                0    0    0    8  161load
 113      -     -    -    03      INPUT                0    0    0    1  161pc


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                    e:\shiyan3\shiyan3jibengai.rpt
shiyan3jibengai

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  33      -     -    F    --     OUTPUT                0    1    0    0  adr0
  60      -     -    -    12     OUTPUT                0    1    0    0  adr1
  91      -     -    C    --     OUTPUT                0    1    0    0  adr2
  62      -     -    -    11     OUTPUT                0    1    0    0  adr3
 135      -     -    -    19     OUTPUT                0    1    0    0  adr4
  59      -     -    -    12     OUTPUT                0    1    0    0  adr5
 102      -     -    A    --     OUTPUT                0    1    0    0  adr6
  98      -     -    B    --     OUTPUT                0    1    0    0  adr7

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美成人video| 午夜国产不卡在线观看视频| 国产丝袜在线精品| 欧美www视频| 精品国产乱码久久久久久久 | 欧美剧在线免费观看网站| 欧美自拍丝袜亚洲| 欧美午夜精品一区| 欧美精品在线一区二区三区| 欧美日韩1234| 日韩欧美资源站| 精品电影一区二区| 国产肉丝袜一区二区| 国产精品国产a| 亚洲日本青草视频在线怡红院| 国产精品久久久久三级| 亚洲男人都懂的| 亚洲国产精品一区二区www | 国产一区二区三区久久久 | 久久视频一区二区| 国产午夜精品一区二区三区视频 | 秋霞午夜鲁丝一区二区老狼| 蜜臀精品久久久久久蜜臀| 久久av老司机精品网站导航| 国产伦精品一区二区三区在线观看| 国产精品一区二区三区99| av日韩在线网站| 欧美日韩国产小视频| 日韩三级av在线播放| 久久亚洲免费视频| 日韩伦理电影网| 水野朝阳av一区二区三区| 狠狠色丁香久久婷婷综合_中 | 制服丝袜激情欧洲亚洲| 2024国产精品视频| 中文字幕视频一区二区三区久| 亚洲午夜久久久久久久久电影院| 亚洲大片在线观看| 国产毛片精品视频| 91在线免费播放| 欧美一区二区三区四区在线观看 | 麻豆精品久久久| 不卡一区二区三区四区| 欧美日韩一区在线| 久久久久国产精品人| 一区二区三区在线不卡| 极品少妇xxxx精品少妇偷拍| 成人免费视频caoporn| 欧美视频在线观看一区二区| www国产精品av| 亚洲综合丝袜美腿| 国产精品综合二区| 欧美性猛交xxxxxx富婆| 久久久91精品国产一区二区精品| 亚洲综合一二区| 国产成人福利片| 欧美一级久久久| 一区二区三区丝袜| 国产成人精品三级| 欧美电影免费观看高清完整版在线| 亚洲日本护士毛茸茸| 国模套图日韩精品一区二区| 91国产免费看| 国产目拍亚洲精品99久久精品| 午夜久久久久久电影| av电影在线不卡| 精品国产百合女同互慰| 亚洲成a人片在线不卡一二三区| 成人黄页毛片网站| 久久女同精品一区二区| 亚洲乱码国产乱码精品精的特点 | 国产二区国产一区在线观看| 欧美三级蜜桃2在线观看| 中文字幕在线播放不卡一区| 九九在线精品视频| 欧美精品三级在线观看| 伊人一区二区三区| 不卡的av网站| 国产欧美日韩在线看| 久久精品国产99久久6| 91麻豆精品91久久久久同性| 亚洲一区二区三区四区的| 99久久99久久精品免费观看| 国产视频一区二区在线观看| 韩国三级在线一区| 日韩视频在线一区二区| 丝袜脚交一区二区| 欧美日韩免费电影| 亚洲国产视频一区| 日本大香伊一区二区三区| 国产精品私人自拍| 成人美女在线视频| 国产精品视频观看| 懂色av中文一区二区三区| ww亚洲ww在线观看国产| 韩国精品主播一区二区在线观看 | 亚洲狠狠爱一区二区三区| 色综合久久久网| 亚洲欧美日韩成人高清在线一区| 波多野结衣精品在线| 国产精品乱人伦| 成人动漫一区二区| 亚洲日本护士毛茸茸| 色欧美片视频在线观看在线视频| 亚洲欧美激情在线| 91久久国产最好的精华液| 夜夜亚洲天天久久| 欧美精选午夜久久久乱码6080| 亚洲va欧美va人人爽午夜| 欧美精选在线播放| 美洲天堂一区二卡三卡四卡视频| 日韩欧美中文一区二区| 精品一区二区在线视频| 国产午夜亚洲精品理论片色戒| 国产成人免费在线视频| 国产精品国产成人国产三级| 色天天综合久久久久综合片| 午夜一区二区三区视频| 日韩欧美色综合网站| 国产精品白丝jk白祙喷水网站| 国产精品剧情在线亚洲| 欧洲人成人精品| 日韩一区欧美二区| 精品国产一区二区精华| 成人综合在线网站| 夜夜嗨av一区二区三区四季av| 69久久99精品久久久久婷婷| 黄色资源网久久资源365| 国产精品三级电影| 欧美专区在线观看一区| 久久精品999| 国产精品免费视频一区| 欧美图区在线视频| 国内精品自线一区二区三区视频| 国产精品久久久久桃色tv| 欧美日韩免费一区二区三区| 久久精品国产久精国产| 中文字幕日韩欧美一区二区三区| 色999日韩国产欧美一区二区| 日本在线观看不卡视频| 中文字幕va一区二区三区| 精品视频999| 国产一区二区毛片| 亚洲精品免费电影| 26uuu色噜噜精品一区二区| 99热这里都是精品| 青娱乐精品视频| 亚洲欧美一区二区在线观看| 91精品国产综合久久精品麻豆| 国产电影精品久久禁18| 亚洲一区国产视频| 国产婷婷色一区二区三区在线| 欧美色爱综合网| 国产精品一级在线| 天天综合天天综合色| 中文字幕中文字幕在线一区 | 五月天中文字幕一区二区| 国产欧美一区视频| 欧美精品乱码久久久久久 | 国产欧美一区二区精品性色超碰| 欧美婷婷六月丁香综合色| 国产精品香蕉一区二区三区| 亚洲6080在线| 中文字幕人成不卡一区| 日韩免费观看高清完整版| 一本一本久久a久久精品综合麻豆| 裸体在线国模精品偷拍| 亚洲激情图片qvod| 亚洲国产经典视频| 欧美xxxxx牲另类人与| 欧美日韩一区小说| 91欧美一区二区| 国产成人鲁色资源国产91色综| 青青国产91久久久久久| 一区二区三区高清| 国产精品高清亚洲| 久久久久亚洲综合| 欧美老肥妇做.爰bbww视频| 色综合久久88色综合天天| 成人一区二区视频| 国产米奇在线777精品观看| 日韩国产在线观看| 亚洲一区国产视频| 亚洲女厕所小便bbb| 国产精品网友自拍| 久久久久久免费| 日韩欧美专区在线| 91精品国产综合久久精品图片| 色婷婷综合激情| 色综合天天视频在线观看 | 国产视频一区二区在线| 欧美电视剧在线观看完整版| 欧美日韩一区在线观看| 在线观看免费亚洲| 一本一道久久a久久精品综合蜜臀| 成人av网在线| 波波电影院一区二区三区| 成人视屏免费看| 懂色av中文一区二区三区| 高清不卡在线观看|