亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? wb_bus_mon.v

?? 使用方法: 以太網編程,拷貝到硬盤
?? V
字號:


`include "timescale.v"
`include "wb_model_defines.v"
// WISHBONE bus monitor module - it connects to WISHBONE master signals and
// monitors for any illegal combinations appearing on the bus.
module WB_BUS_MON(
                    CLK_I,
                    RST_I,
	            ACK_I,
                    ADDR_O,
                    CYC_O,
                    DAT_I,
                    DAT_O,
                    ERR_I,
                    RTY_I,
                    SEL_O,
                    STB_O,
                    WE_O,
                    TAG_I,
                    TAG_O,
                    CAB_O,
                    log_file_desc
                  ) ;

input                           CLK_I  ;
input                           RST_I  ;
input                           ACK_I  ;
input   [(`WB_ADDR_WIDTH-1):0]  ADDR_O ;
input                           CYC_O  ;
input   [(`WB_DATA_WIDTH-1):0]  DAT_I  ;
input   [(`WB_DATA_WIDTH-1):0]  DAT_O  ;
input                           ERR_I  ;
input                           RTY_I  ;
input   [(`WB_SEL_WIDTH-1):0]   SEL_O  ;
input                           STB_O  ;
input                           WE_O   ;
input   [(`WB_TAG_WIDTH-1):0] TAG_I  ;
input   [(`WB_TAG_WIDTH-1):0] TAG_O  ;
input                           CAB_O  ;
input [31:0] log_file_desc ;

always@(posedge CLK_I or posedge RST_I)
begin
    if (RST_I)
    begin
        // when reset is applied, all control signals must be low
        if (CYC_O)
        begin
            $display("*E (%0t) CYC_O active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CYC_O active under reset", $time) ;
        end
        if (STB_O)
        begin
            $display("*E (%0t) STB_O active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)STB_O active under reset", $time) ;
        end
        /*if (ACK_I)
            $display("ACK_I active under reset") ;*/
        if (ERR_I)
        begin
            $display("*E (%0t) ERR_I active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)ERR_I active under reset", $time) ;
        end
        if (RTY_I)
        begin
            $display("*E (%0t) RTY_I active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I active under reset", $time) ;
        end
        if (CAB_O)
        begin
            $display("*E (%0t) CAB_O active under reset", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CAB_O active under reset", $time) ;
        end
    end // reset
    else
    if (~CYC_O)
    begin
        // when cycle indicator is low, all control signals must be low
        if (STB_O)
        begin
            $display("*E (%0t) STB_O active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)STB_O active without CYC_O being active", $time) ;
        end
        if (ACK_I)
        begin
            $display("*E (%0t) ACK_I active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)ACK_I active without CYC_O being active", $time) ;
        end
        if (ERR_I)
        begin
            $display("*E (%0t) ERR_I active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)ERR_I active without CYC_O being active", $time) ;
        end
        if (RTY_I)
        begin
            $display("*E (%0t) RTY_I active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I active without CYC_O being active", $time) ;
        end
        if (CAB_O)
        begin
            $display("*E (%0t) CAB_O active without CYC_O being active", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CAB_O active without CYC_O being active", $time) ;
        end
    end // ~CYC_O
end

reg [`WB_DATA_WIDTH-1:0] previous_data ;
reg [`WB_ADDR_WIDTH-1:0] previous_address ;
reg [`WB_SEL_WIDTH-1:0] previous_sel ;
reg                     previous_stb ;
reg                     previous_ack ;
reg                     previous_err ;
reg                     previous_rty ;
reg                     previous_cyc ;
reg can_change ;

always@(posedge CLK_I or posedge RST_I)
begin
    if (RST_I)
    begin
        previous_stb <= 1'b0 ;
        previous_ack <= 1'b0 ;
        previous_err <= 1'b0 ;
        previous_rty <= 1'b0 ;
        previous_cyc <= 1'b0 ;
    end
    else
    begin
        previous_stb <= STB_O ;
        previous_ack <= ACK_I ;
        previous_err <= ERR_I ;
        previous_rty <= RTY_I ;
        previous_cyc <= CYC_O ;
    end
end

// cycle monitor
always@(posedge CLK_I)
begin
    if (CYC_O && ~RST_I) // cycle in progress
    begin
        if (STB_O)
        begin
            // check for two control signals active at same edge
            if ( ACK_I && RTY_I )
            begin
                $display("*E (%0t) ACK_I and RTY_I asserted at the same time during cycle", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)ACK_I and RTY_I asserted at the same time during cycle", $time) ;
            end
            if ( ACK_I && ERR_I )
            begin
                $display("*E (%0t) ACK_I and ERR_I asserted at the same time during cycle", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)ACK_I and ERR_I asserted at the same time during cycle", $time) ;
            end
            if ( RTY_I && ERR_I )
            begin
                $display("*E (%0t) RTY_I and ERR_I asserted at the same time during cycle", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I and ERR_I asserted at the same time during cycle", $time) ;
            end

            if ( can_change !== 1 )
            begin
                if ( ADDR_O !== previous_address )
                begin
                    $display("*E (%0t) WB bus monitor detected address change in the middle of the cycle!", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)WB bus monitor detected address change in the middle of the cycle!", $time) ;
                end

                if ( SEL_O !== previous_sel )
                begin
                    $display("*E (%0t) WB bus monitor detected select lines changed in the middle of the cycle!", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)WB bus monitor detected select lines changed in the middle of the cycle!", $time) ;
                end

                if ( (WE_O !== 0) && ( DAT_O !== previous_data ) )
                begin
                    $display("*E (%0t) WB bus monitor detected data lines changed in the middle of the cycle!", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)WB bus monitor detected data lines changed in the middle of the cycle!", $time) ;
                end
            end

            if ( ACK_I || RTY_I || ERR_I )
                can_change       = 1 ;
            else
            begin
                previous_data    = DAT_O ;
                previous_address = ADDR_O ;
                previous_sel     = SEL_O ;
                can_change = 0 ;
            end

        end // STB_O
        else
        begin //~STB_O
            // while STB_O is inactive, only ACK_I is allowed to be active
            if ( ERR_I )
            begin
                $display("*E (%0t) ERR_I asserted during cycle without STB_O", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)ERR_I asserted during cycle without STB_O", $time) ;
            end
            if ( RTY_I )
            begin
                $display("*E (%0t) RTY_I asserted during cycle without STB_O", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)RTY_I asserted during cycle without STB_O", $time) ;
            end

            if ((previous_ack !== 1) && (previous_err !== 1) && (previous_rty !== 1) && (previous_stb !== 0))
            begin
                $display("STB_O de-asserted without reception of slave response") ;
                $fdisplay(log_file_desc, "STB_O de-asserted without reception of slave response") ;
            end

            can_change = 1 ;
        end   // ~STB_O
    end // cycle in progress
    else if (!RST_I)
    begin
        // cycle not in progress anymore
        can_change = 1 ;
        if ((previous_ack !== 1) && (previous_err !== 1) && (previous_rty !== 1) && (previous_stb !== 0))
        begin
            $display("STB_O de-asserted without reception of slave response") ;
            $fdisplay(log_file_desc, "STB_O de-asserted without reception of slave response") ;
        end
    end
end // cycle monitor

// CAB_O monitor - CAB_O musn't change during one cycle
reg [1:0] first_cab_val ;
always@(posedge CLK_I or RST_I)
begin
    if ((CYC_O === 0) || RST_I)
        first_cab_val <= 2'b00 ;
    else
    begin
        // cycle in progress - is this first clock edge in a cycle ?
        if (first_cab_val[1] === 1'b0)
            first_cab_val <= {1'b1, CAB_O} ;
        else if ( first_cab_val[0] !== CAB_O )
        begin
            $display("*E (%0t) CAB_O value changed during cycle", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)CAB_O value changed during cycle", $time) ;
        end
    end
end // CAB_O monitor

// WE_O monitor for consecutive address bursts
reg [1:0] first_we_val ;
always@(posedge CLK_I or posedge RST_I)
begin
    if (~CYC_O || ~CAB_O || RST_I)
        first_we_val <= 2'b00 ;
    else
    if (STB_O)
    begin
        // cycle in progress - is this first clock edge in a cycle ?
        if (first_we_val[1] == 1'b0)
            first_we_val <= {1'b1, WE_O} ;
        else if ( first_we_val[0] != WE_O )
        begin
            $display("*E (%0t) WE_O value changed during CAB cycle", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)WE_O value changed during CAB cycle", $time) ;
        end
    end
end // CAB_O monitor

// address monitor for consecutive address bursts
reg [`WB_ADDR_WIDTH:0] address ;
always@(posedge CLK_I or posedge RST_I)
begin
    if (~CYC_O || ~CAB_O || RST_I)
        address <= {(`WB_ADDR_WIDTH + 1){1'b0}} ;
    else
    begin
        if (STB_O && ACK_I)
        begin
            if (address[`WB_ADDR_WIDTH] == 1'b0)
                address <= {1'b1, (ADDR_O + `WB_SEL_WIDTH)} ;
            else
            begin
                if ( address[(`WB_ADDR_WIDTH-1):0] != ADDR_O)
                begin
                    $display("*E (%0t) Consecutive address burst address incrementing incorrect", $time) ;
                    $fdisplay(log_file_desc, "*E (%0t)(%m)Consecutive address burst address incrementing incorrect", $time) ;
                end
                else
                    address <= {1'b1, (ADDR_O + `WB_SEL_WIDTH)} ;
            end
        end
    end
end // address monitor

// data monitor
always@(posedge CLK_I or posedge RST_I)
begin
    if (CYC_O && STB_O && ~RST_I)
    begin
        if ( ((^ADDR_O) !== 1'b1) && ((^ADDR_O) !== 1'b0) )
        begin
            $display("*E (%0t) Master provided invalid address and qualified it with STB_O", $time) ;
            $fdisplay(log_file_desc, "*E (%0t)(%m)Master provided invalid address and qualified it with STB_O", $time) ;
        end
        if ( WE_O )
        begin
            if (
                (SEL_O[0] && (((^DAT_O[7:0])   !== 1'b0) && ((^DAT_O[7:0])   !== 1'b1))) ||
                (SEL_O[1] && (((^DAT_O[15:8])  !== 1'b0) && ((^DAT_O[15:8])  !== 1'b1))) ||
                (SEL_O[2] && (((^DAT_O[23:16]) !== 1'b0) && ((^DAT_O[23:16]) !== 1'b1))) ||
                (SEL_O[3] && (((^DAT_O[31:24]) !== 1'b0) && ((^DAT_O[31:24]) !== 1'b1)))
               )
            begin
                $display("*E (%0t) Master provided invalid data during write and qualified it with STB_O", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Master provided invalid data during write and qualified it with STB_O", $time) ;
                $display("*E (%0t) Byte select value: SEL_O = %b, Data bus value: DAT_O =  %h ", $time, SEL_O, DAT_O) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Byte select value: SEL_O = %b, Data bus value: DAT_O =  %h ", $time, SEL_O, DAT_O) ;
            end

        end
        else
        if (~WE_O && ACK_I)
        begin
            if (
                (SEL_O[0] && (((^DAT_I[7:0])   !== 1'b0) && ((^DAT_I[7:0])   !== 1'b1))) ||
                (SEL_O[1] && (((^DAT_I[15:8])  !== 1'b0) && ((^DAT_I[15:8])  !== 1'b1))) ||
                (SEL_O[2] && (((^DAT_I[23:16]) !== 1'b0) && ((^DAT_I[23:16]) !== 1'b1))) ||
                (SEL_O[3] && (((^DAT_I[31:24]) !== 1'b0) && ((^DAT_I[31:24]) !== 1'b1)))
               )
            begin
                $display("*E (%0t) Slave provided invalid data during read and qualified it with ACK_I", $time) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Slave provided invalid data during read and qualified it with ACK_I", $time) ;
                $display("*E (%0t) Byte select value: SEL_O = %b, Data bus value: DAT_I =  %h ", $time, SEL_O, DAT_I) ;
                $fdisplay(log_file_desc, "*E (%0t)(%m)Byte select value: SEL_O = %b, Data bus value: DAT_I =  %h ", $time, SEL_O, DAT_I) ;
            end
        end
    end
end

initial
begin
    previous_data = 0 ;
    previous_address = 0 ;
    can_change = 1 ;
end
endmodule // BUS_MON

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲欧美另类小说| 日日摸夜夜添夜夜添精品视频 | 久久这里只精品最新地址| 国产·精品毛片| 日韩精品五月天| 国产精品国产成人国产三级 | 制服丝袜中文字幕亚洲| 成人福利视频在线| 蜜臀久久99精品久久久久久9| 中文字幕不卡三区| 日韩视频一区在线观看| 色狠狠桃花综合| 成人黄色免费短视频| 国产在线精品不卡| 三级欧美韩日大片在线看| 综合久久国产九一剧情麻豆| 欧美精品一区二区三区视频| 欧美电影一区二区| 在线观看亚洲一区| 99久久国产综合色|国产精品| 狠狠色丁香九九婷婷综合五月| 亚洲国产综合91精品麻豆| 日韩一区中文字幕| 中文字幕不卡在线观看| 久久综合久久鬼色中文字| 91精品国产aⅴ一区二区| 欧美在线制服丝袜| 91麻豆成人久久精品二区三区| 国产91丝袜在线播放0| 国产一区视频在线看| 狠狠色丁香九九婷婷综合五月| 日本不卡视频在线观看| 水蜜桃久久夜色精品一区的特点 | 亚洲人成亚洲人成在线观看图片| 久久久亚洲综合| 久久日韩粉嫩一区二区三区| 欧美精品一区二区三区四区| 精品不卡在线视频| 26uuuu精品一区二区| wwww国产精品欧美| 国产亚洲精品免费| 国产目拍亚洲精品99久久精品| 国产欧美日韩在线视频| 国产日本欧洲亚洲| 国产精品亲子乱子伦xxxx裸| 国产精品美日韩| 亚洲欧美日韩一区二区三区在线观看| 中文字幕一区二区三区精华液| 综合色天天鬼久久鬼色| 国产精品电影一区二区三区| 亚洲视频网在线直播| 亚洲欧美日韩系列| 五月婷婷激情综合| 日韩av电影天堂| 国产呦萝稀缺另类资源| 高清不卡一二三区| 色综合久久88色综合天天免费| 欧美在线一二三| 欧美一级精品在线| 国产日韩影视精品| 亚洲乱码精品一二三四区日韩在线| 亚洲综合一区在线| 麻豆久久久久久久| 丰满白嫩尤物一区二区| 一道本成人在线| 日韩欧美中文字幕公布| 国产日韩亚洲欧美综合| 亚洲激情网站免费观看| 日本中文在线一区| 国产精品一区在线观看乱码| eeuss鲁片一区二区三区| 欧美日韩综合色| 欧美videos中文字幕| 国产精品美女久久久久av爽李琼 | 国产黑丝在线一区二区三区| zzijzzij亚洲日本少妇熟睡| 欧美色视频一区| 久久久久久99精品| 亚洲一区二区三区爽爽爽爽爽| 久久成人羞羞网站| 91亚洲男人天堂| 日韩免费高清视频| 亚洲免费观看高清完整版在线观看| 日韩 欧美一区二区三区| 国产成人aaa| 欧美福利视频一区| 中文字幕精品在线不卡| 日本系列欧美系列| 91小视频免费观看| 精品理论电影在线| 亚洲精品免费视频| 国产麻豆一精品一av一免费| 91久久久免费一区二区| 久久久亚洲精品一区二区三区| 一区二区三区国产| 国产乱色国产精品免费视频| 欧美性色欧美a在线播放| 国产人成亚洲第一网站在线播放| 亚洲第一成人在线| av电影在线观看一区| 日韩美女天天操| 亚洲成人在线网站| 91网站在线观看视频| 2021国产精品久久精品| 亚洲成a天堂v人片| 色综合中文字幕国产| 欧美成人video| 亚洲成人激情自拍| 一本高清dvd不卡在线观看| 久久在线观看免费| 蜜臀av亚洲一区中文字幕| 91久久精品日日躁夜夜躁欧美| 国产日韩欧美激情| 久久精品国产澳门| 6080国产精品一区二区| 一二三四社区欧美黄| kk眼镜猥琐国模调教系列一区二区| 日韩精品一区二区三区三区免费| 一区二区免费在线播放| 91在线精品一区二区| 国产蜜臀97一区二区三区| 精品一二三四区| 日韩欧美一二三| 日韩黄色免费网站| 欧美挠脚心视频网站| 亚洲精品免费在线观看| 91免费版pro下载短视频| 国产精品免费人成网站| 成人综合日日夜夜| 欧美激情在线看| 国产**成人网毛片九色| 久久久久综合网| 久久91精品国产91久久小草 | 最新国产の精品合集bt伙计| 国产乱码精品一区二区三区av | 亚洲国产日韩一级| 欧美在线|欧美| 亚洲国产欧美一区二区三区丁香婷| 99国产一区二区三精品乱码| 国产精品第一页第二页第三页| a级精品国产片在线观看| 国产精品美女久久福利网站| www.成人网.com| 一区二区三区免费看视频| 欧美性大战久久久| 偷拍一区二区三区四区| 日韩欧美在线影院| 国产精品1区2区| 中文字幕日韩一区| 欧美综合在线视频| 天堂影院一区二区| 精品日韩欧美在线| 国产二区国产一区在线观看| 国产精品乱人伦| 91蝌蚪国产九色| 午夜精品成人在线| 日韩一二在线观看| 懂色av中文一区二区三区 | 国产一区日韩二区欧美三区| 国产午夜一区二区三区| 91免费国产在线观看| 五月婷婷综合激情| 久久久久久黄色| 一本大道综合伊人精品热热| 亚洲第一精品在线| 久久综合狠狠综合久久综合88 | 成人av电影在线观看| 亚洲精品少妇30p| 欧美一卡2卡3卡4卡| 国产大片一区二区| 亚洲精品欧美二区三区中文字幕| 在线播放中文一区| 大美女一区二区三区| 亚洲一级二级三级| 久久丝袜美腿综合| 在线免费观看日本欧美| 免费观看日韩电影| 国产精品福利一区| 日韩一区二区三区四区五区六区 | 色国产综合视频| 乱中年女人伦av一区二区| 国产精品三级av| 91精品麻豆日日躁夜夜躁| 国产激情91久久精品导航 | 国产精品欧美一区喷水| 欧美日韩高清一区二区不卡| 国产伦理精品不卡| 亚洲国产aⅴ天堂久久| 国产欧美日韩另类一区| 欧美日韩国产三级| 成人午夜精品一区二区三区| 婷婷开心久久网| 亚洲欧洲av另类| 欧美不卡一区二区三区四区| 色视频欧美一区二区三区| 久久99深爱久久99精品| 亚洲国产精品麻豆| 中文字幕亚洲电影| 精品电影一区二区| 91精品国产综合久久精品性色|