亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 基于TMS320F2812DSP的led源代碼實現程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16                all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspaRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人欧美一区二区三区视频网页| 国产一区二区免费视频| 日本成人超碰在线观看| 成人在线视频一区| 欧美日韩高清在线播放| 亚洲欧洲av在线| 国产一区二区导航在线播放| 欧美男生操女生| 一区二区三区欧美日| 国产成人综合网| 欧美成人a∨高清免费观看| 午夜私人影院久久久久| 色噜噜狠狠成人网p站| 国产欧美一区二区三区网站| 精品亚洲porn| 精品国产免费人成电影在线观看四季| 一区二区三区免费| 在线看日韩精品电影| 国产精品久久久久一区二区三区| 国产一区二区成人久久免费影院| 日韩欧美一区二区免费| 日韩成人免费电影| 欧美一区二区在线观看| 天天影视涩香欲综合网| 欧美日韩高清一区二区| 亚洲va欧美va人人爽午夜| 欧美亚洲免费在线一区| 亚洲国产综合在线| 欧美性色综合网| 首页国产欧美久久| 欧美伦理电影网| 奇米影视一区二区三区小说| 欧美一区二区三区婷婷月色| 日日摸夜夜添夜夜添亚洲女人| 欧美日产国产精品| 美女网站色91| 国产性做久久久久久| 国产91精品入口| 中文字幕一区三区| 欧美自拍丝袜亚洲| 丝瓜av网站精品一区二区| 欧美一区二区免费| 国内一区二区在线| 国产精品不卡在线| 欧美三级电影网| 免费观看在线综合色| 久久欧美中文字幕| 97精品国产露脸对白| 亚洲主播在线播放| 日韩亚洲欧美一区| 国产69精品久久99不卡| 亚洲黄色av一区| 日韩女优电影在线观看| 成人看片黄a免费看在线| 亚洲欧洲精品天堂一级| 欧美电影一区二区三区| 国产精品一线二线三线精华| 亚洲三级理论片| 日韩一级黄色片| 91在线云播放| 久久精品免费看| 中文字幕一区在线| 欧美一区二区三区在线观看| 国产91丝袜在线播放0| 亚洲午夜久久久久久久久久久 | 在线亚洲一区二区| 日本va欧美va欧美va精品| 国产日产欧美一区二区三区| 欧美性生活久久| 国产xxx精品视频大全| 亚洲va韩国va欧美va| 久久久久9999亚洲精品| 欧美日本一道本在线视频| 国产精品123区| 日韩高清一区在线| 自拍av一区二区三区| 日韩欧美另类在线| 欧美亚洲综合色| 不卡一区二区中文字幕| 久久 天天综合| 亚洲电影在线免费观看| 国产精品国产三级国产| 精品国产一二三| 欧美日韩激情一区二区| 91亚洲精品一区二区乱码| 久久99精品一区二区三区 | 久久成人久久鬼色| 亚洲一区二区三区自拍| 国产精品女同一区二区三区| 欧美精品一区二区三区久久久| 欧美午夜电影网| 99re这里只有精品视频首页| 国产曰批免费观看久久久| 日韩vs国产vs欧美| 亚洲国产日韩a在线播放| 亚洲人被黑人高潮完整版| 欧美精彩视频一区二区三区| 久久综合给合久久狠狠狠97色69| 欧美猛男超大videosgay| 91网页版在线| 波多野结衣在线aⅴ中文字幕不卡| 精品一区二区免费看| 日韩av二区在线播放| 日韩av电影免费观看高清完整版在线观看 | 国产精品国产馆在线真实露脸| 欧美精品一区二区久久婷婷| 日韩欧美一区中文| 日韩欧美在线观看一区二区三区| 欧美日韩大陆一区二区| 欧美日韩高清一区二区三区| 欧美日韩亚洲综合在线| 欧美伦理电影网| 欧美一区午夜视频在线观看| 宅男在线国产精品| 日韩视频免费观看高清在线视频| 6080日韩午夜伦伦午夜伦| 欧美一区二区视频网站| 日韩欧美一二三区| 久久久美女艺术照精彩视频福利播放| 日韩欧美国产一二三区| 精品国产乱码久久久久久老虎 | 国产不卡视频在线播放| 国产91色综合久久免费分享| 成人性生交大片免费看在线播放| 国产91色综合久久免费分享| 99精品偷自拍| 欧美午夜电影网| 日韩精品在线一区二区| 国产亚洲欧美中文| 一区二区在线免费| 天堂久久一区二区三区| 久久国产乱子精品免费女| 国产剧情在线观看一区二区| 成人一区在线看| 欧美视频在线一区二区三区 | 粉嫩av一区二区三区粉嫩| 99r国产精品| 56国语精品自产拍在线观看| 日韩你懂的在线观看| 中文字幕欧美日韩一区| 亚洲va欧美va人人爽| 国产乱子轮精品视频| 色悠悠久久综合| 26uuu亚洲综合色欧美| 最新高清无码专区| 日本三级韩国三级欧美三级| 国产精品自拍三区| 欧美四级电影网| 国产无遮挡一区二区三区毛片日本| 亚洲激情自拍偷拍| 九色综合国产一区二区三区| 色综合久久久久网| 精品处破学生在线二十三| 伊人色综合久久天天人手人婷| 久久精品噜噜噜成人88aⅴ| 99久久777色| 欧美精品一区二区精品网| 一区二区三区国产豹纹内裤在线| 国产一区二区在线观看视频| 色婷婷久久久久swag精品| 久久免费看少妇高潮| 亚洲第一会所有码转帖| 福利一区福利二区| 欧美成人在线直播| 午夜精品久久久久久久久| 不卡的av网站| 久久综合九色综合97婷婷女人| 亚洲狠狠爱一区二区三区| 成人激情免费电影网址| 精品对白一区国产伦| 污片在线观看一区二区| 91首页免费视频| 国产欧美精品一区二区色综合 | 亚洲bt欧美bt精品| 91色.com| 久久精品无码一区二区三区| 久久精品国产一区二区三区免费看| 日本伦理一区二区| 亚洲日本欧美天堂| 99视频精品免费视频| 国产日韩欧美综合一区| 男女男精品网站| 91精品久久久久久久久99蜜臂| 亚洲一区二区三区四区在线 | 欧美色图激情小说| 一区二区三区四区中文字幕| 91最新地址在线播放| 一区在线观看视频| 99国产精品久久| 亚洲视频图片小说| 99久久久无码国产精品| 国产精品视频看| 国产成人在线电影| 国产精品日产欧美久久久久| 国产成人精品网址| 国产三级一区二区三区| 国产999精品久久久久久 | 久久久久综合网| 国产成人精品三级麻豆| 亚洲国产激情av|