亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? AD轉換程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日日摸夜夜添夜夜添精品视频| 67194成人在线观看| 久久国产精品99精品国产| 日韩一区精品视频| 美女免费视频一区二区| 午夜日韩在线观看| 日本91福利区| 另类小说一区二区三区| 精品系列免费在线观看| 精品一区二区三区在线观看国产| 久久精品国产久精国产爱| 韩国v欧美v亚洲v日本v| 国产乱码一区二区三区| 激情综合网天天干| 高清免费成人av| 色综合天天综合给合国产| 在线亚洲欧美专区二区| 欧美日韩国产成人在线91| 日韩视频免费观看高清在线视频| 精品成人a区在线观看| 欧美—级在线免费片| 亚洲精品国产精华液| 婷婷久久综合九色综合绿巨人| 日韩精品一二三区| 成人精品高清在线| 欧美日韩精品一区视频| 欧美成人r级一区二区三区| 国产欧美日韩亚州综合| 一区二区三区日韩精品| 久久国产综合精品| 91免费观看视频在线| 91精品啪在线观看国产60岁| 国产亚洲女人久久久久毛片| 亚洲自拍欧美精品| 国产精一品亚洲二区在线视频| 91久久人澡人人添人人爽欧美| 日韩精品中文字幕一区| 亚洲人成网站在线| 精品一二三四区| 欧美日韩国产经典色站一区二区三区| 久久综合网色—综合色88| 亚洲码国产岛国毛片在线| 日日欢夜夜爽一区| 色综合婷婷久久| 久久久综合视频| 日韩中文欧美在线| 91免费看片在线观看| 国产三级精品视频| 久久97超碰国产精品超碰| 91久久精品一区二区二区| 国产香蕉久久精品综合网| 视频一区中文字幕| 欧美亚洲日本国产| 亚洲丝袜美腿综合| 成人性生交大片免费看视频在线| 日韩免费性生活视频播放| 亚洲第一二三四区| 欧美亚洲禁片免费| 一区二区三区产品免费精品久久75| 国产精品夜夜嗨| 精品少妇一区二区三区在线播放 | 色综合久久久久久久| 欧美成人激情免费网| 视频一区二区三区中文字幕| 91福利视频在线| 亚洲视频免费观看| 成av人片一区二区| 国产精品另类一区| 高清不卡一二三区| 国产欧美日本一区视频| 国产大陆a不卡| 国产亚洲综合av| 国产91在线观看丝袜| 中文字幕不卡在线播放| 国产成人一级电影| 国产三级欧美三级日产三级99| 国产精品中文字幕一区二区三区| 久久午夜老司机| 国产成人免费视频网站| 国产精品乱码一区二区三区软件 | 国产一区二区h| 精品国产精品网麻豆系列| 九色|91porny| 日本一区二区三区国色天香 | 国产成人免费在线观看| 日本一区二区三级电影在线观看| 国产一区二区三区美女| 久久久亚洲精华液精华液精华液| 成人午夜电影小说| 亚洲一区二区三区自拍| 91精品欧美久久久久久动漫| 激情综合网最新| 成人欧美一区二区三区白人| 欧美中文字幕一二三区视频| 天堂精品中文字幕在线| 久久毛片高清国产| 色综合久久综合| 麻豆国产91在线播放| 日本一区二区综合亚洲| 欧美午夜影院一区| 精品一区二区三区在线播放| 国产精品美女视频| 欧美高清视频在线高清观看mv色露露十八 | 免费欧美高清视频| 国产亚洲自拍一区| 欧美羞羞免费网站| 国产乱人伦偷精品视频不卡| 日韩毛片在线免费观看| 日韩欧美在线123| 成人午夜短视频| 美女网站色91| 亚洲精品你懂的| 精品乱人伦小说| 欧洲另类一二三四区| 黄一区二区三区| 亚洲香肠在线观看| 国产偷国产偷亚洲高清人白洁| 欧洲一区在线电影| 粉嫩aⅴ一区二区三区四区五区| 亚洲小说欧美激情另类| 国产精品女主播av| 精品剧情v国产在线观看在线| 91一区二区三区在线观看| 久久91精品久久久久久秒播| 亚洲伊人色欲综合网| 国产日韩av一区二区| 日韩午夜在线影院| 欧美三级日韩三级| 91一区一区三区| av一二三不卡影片| 国产精品一区二区三区网站| 蜜臀精品久久久久久蜜臀| 亚洲男人的天堂一区二区| 国产婷婷精品av在线| 精品久久久网站| 日韩一区二区高清| 欧美熟乱第一页| 91网上在线视频| av电影在线观看完整版一区二区| 国内久久精品视频| 韩国v欧美v日本v亚洲v| 另类人妖一区二区av| 日韩电影一区二区三区| 亚洲电影一区二区| 亚洲欧美一区二区久久| 国产精品污网站| 国产精品乱人伦一区二区| 亚洲国产精品高清| 国产精品久久久久久久久图文区| 久久久精品影视| 国产精品视频免费看| 久久久久久久久蜜桃| 国产日韩欧美高清在线| 久久精品欧美一区二区三区不卡 | 91麻豆自制传媒国产之光| 国产精品一二一区| 丁香六月久久综合狠狠色| 国产精品 日产精品 欧美精品| 国产一区二区视频在线| 国产精品白丝jk黑袜喷水| 国产美女精品一区二区三区| 国产精品亚洲人在线观看| 丁香天五香天堂综合| 成人黄色av电影| 色婷婷国产精品综合在线观看| 日本韩国欧美在线| 欧美狂野另类xxxxoooo| 日韩欧美在线一区二区三区| 久久这里只有精品视频网| 国产免费成人在线视频| 亚洲精品乱码久久久久久久久 | 一区二区中文视频| 亚洲一区免费在线观看| 全部av―极品视觉盛宴亚洲| 激情综合色播激情啊| jizzjizzjizz欧美| 欧美色图在线观看| 精品人在线二区三区| **欧美大码日韩| 日韩精品乱码av一区二区| 国产激情一区二区三区| 欧美色综合天天久久综合精品| 日韩欧美国产系列| 综合久久给合久久狠狠狠97色| 亚洲国产成人高清精品| 国产乱人伦偷精品视频免下载| 欧美综合色免费| 久久精品一区四区| 亚洲第一主播视频| 成人午夜精品在线| 欧美一区二区日韩| 亚洲色图欧美激情| 久久99国产精品麻豆| 欧美性欧美巨大黑白大战| 久久久久久久久蜜桃| 性感美女久久精品| 91啪在线观看| 国产蜜臀97一区二区三区 | 亚洲欧美中日韩| 美国毛片一区二区三区|