亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? AD轉換程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
jizzjizzjizz欧美| 欧美一区二区三区婷婷月色| 亚洲h在线观看| 久久人人97超碰com| 91视视频在线观看入口直接观看www | 亚洲欧美日韩一区二区 | 99久久国产综合精品色伊| 日本美女一区二区三区视频| 中文字幕一区二区视频| 欧美videos大乳护士334| 91福利精品第一导航| 高清av一区二区| 日本成人在线不卡视频| 一区二区三区中文字幕| 中文字幕不卡三区| 精品国内片67194| 欧美喷潮久久久xxxxx| 波多野洁衣一区| 国产麻豆精品久久一二三| 日本欧美在线观看| 亚洲国产日产av| 99视频精品全部免费在线| 久久精品国产精品亚洲红杏| 亚洲一区视频在线| 日韩一区有码在线| 国产欧美久久久精品影院| 日韩精品一区二区三区老鸭窝| 欧美视频中文字幕| 色av综合在线| 色综合一个色综合| 成人av动漫在线| 国产成人av电影| 精品亚洲成a人在线观看| 日韩和的一区二区| 五月激情综合色| 亚洲一区二区三区激情| 一级做a爱片久久| 亚洲女同ⅹxx女同tv| 日本一区二区不卡视频| 国产日韩欧美在线一区| 国产喷白浆一区二区三区| 久久久亚洲精品一区二区三区| 日韩亚洲欧美中文三级| 日韩一区二区三区视频| 国产精品久久久久三级| 不卡视频免费播放| 成人激情小说乱人伦| av中文字幕不卡| 91一区二区三区在线播放| 99久久夜色精品国产网站| 91在线精品一区二区三区| av男人天堂一区| 色综合视频在线观看| 日本高清不卡视频| 欧美精品亚洲二区| 欧美成人aa大片| 久久综合999| 久久精品网站免费观看| 国产精品福利影院| 亚洲一区二区四区蜜桃| 日本vs亚洲vs韩国一区三区 | 91碰在线视频| 欧美在线观看视频一区二区三区| 欧美图区在线视频| 91精品国产一区二区人妖| 精品国产一区a| 欧美高清在线一区二区| 亚洲女人的天堂| 天天综合色天天| 久久99久久精品| 不卡的看片网站| 欧美三级视频在线播放| 日韩午夜电影av| 国产精品情趣视频| 五月激情综合色| 国产精品一二二区| 色综合中文综合网| 欧美白人最猛性xxxxx69交| 国产拍欧美日韩视频二区| 亚洲精品久久7777| 天天综合天天综合色| 国产成人福利片| 91在线精品一区二区三区| 欧美一级免费大片| 国产一区二区三区四区五区美女| 成人免费看视频| 欧美日韩一级二级| 国产日本欧美一区二区| 香蕉加勒比综合久久| 国产传媒欧美日韩成人| 欧美午夜一区二区三区| 久久亚洲二区三区| 亚洲一区二区三区不卡国产欧美| 国内精品第一页| 欧美探花视频资源| 国产精品污污网站在线观看| 天天av天天翘天天综合网| 国产精品一区二区三区网站| 欧美性生活一区| 国产欧美日韩三区| 免费在线观看视频一区| 色综合色综合色综合色综合色综合| 日韩一区二区电影网| 一区二区三区影院| 成人一区二区三区在线观看| 7777精品伊人久久久大香线蕉| 国产精品久久久久久久久果冻传媒 | 99re这里只有精品6| 精品少妇一区二区三区日产乱码 | 精品精品欲导航| 亚洲午夜一区二区三区| 成人黄色小视频| 久久综合久久鬼色| 日韩av中文在线观看| 日本韩国欧美国产| 国产精品区一区二区三区| 国产一区美女在线| 欧美xxxxx裸体时装秀| 午夜精品福利视频网站| 色婷婷一区二区三区四区| 国产精品污www在线观看| 极品少妇一区二区三区精品视频 | 欧美日韩视频第一区| 亚洲欧美经典视频| 成人高清伦理免费影院在线观看| 精品国产一二三| 久久狠狠亚洲综合| 欧美一区二区三区系列电影| 婷婷久久综合九色综合绿巨人| 91激情五月电影| 一区二区三区美女视频| 色狠狠一区二区| 亚洲黄色免费网站| 色94色欧美sute亚洲13| 亚洲乱码国产乱码精品精的特点| www.视频一区| 亚洲色欲色欲www| 99视频有精品| 亚洲欧美福利一区二区| 91美女在线看| 亚洲男人的天堂在线aⅴ视频| 99re热这里只有精品视频| 中文字幕亚洲区| 91在线视频播放| 亚洲精品美腿丝袜| 欧美亚洲国产一区在线观看网站| 亚洲欧美乱综合| 亚洲永久精品国产| 欧美天天综合网| 午夜精品国产更新| 日韩欧美不卡在线观看视频| 久久99精品国产.久久久久| 精品国产露脸精彩对白| 国产精品一二三四区| 国产精品欧美极品| 一本大道av伊人久久综合| 亚洲一二三四在线| 538prom精品视频线放| 毛片基地黄久久久久久天堂| 日韩欧美成人午夜| 成人免费看片app下载| 亚洲精品写真福利| 91精品国产综合久久福利软件| 狠狠色2019综合网| 国产精品拍天天在线| 欧美在线不卡一区| 免费观看30秒视频久久| 国产丝袜欧美中文另类| 日本电影亚洲天堂一区| 蜜桃视频一区二区三区在线观看 | 亚洲精品国产一区二区三区四区在线| 91久久人澡人人添人人爽欧美| 亚洲成人激情av| 26uuuu精品一区二区| 91麻豆swag| 蜜臀精品一区二区三区在线观看 | 日韩欧美国产精品| 成人激情午夜影院| 日韩激情一区二区| 国产精品久线在线观看| 欧美情侣在线播放| 国产成a人亚洲精| 亚洲高清免费在线| 欧美韩国日本一区| 欧美日韩成人综合在线一区二区| 激情欧美一区二区三区在线观看| 亚洲日本一区二区| 精品国产乱码久久久久久蜜臀| 99re这里只有精品首页| 捆绑紧缚一区二区三区视频| |精品福利一区二区三区| 欧美成人一区二区三区在线观看 | 天天操天天综合网| 国产婷婷色一区二区三区| 欧美日韩免费在线视频| 粉嫩高潮美女一区二区三区| 日韩经典一区二区| 一区二区在线观看免费视频播放| 精品国产髙清在线看国产毛片| 色8久久精品久久久久久蜜 |