亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? altsyncram_6m41.tdf

?? AlteraFPGACPLD設計高級篇電子書籍
?? TDF
?? 第 1 頁 / 共 2 頁
字號:
--altsyncram ADDRESS_ACLR_A=NONE ADDRESS_ACLR_B=NONE ADDRESS_REG_B=CLOCK1 DEVICE_FAMILY=Stratix INDATA_ACLR_A=NONE INIT_FILE=fir_top_coef_2.mif NUMWORDS_A=8 NUMWORDS_B=8 OPERATION_MODE=DUAL_PORT OUTDATA_ACLR_B=NONE OUTDATA_REG_B=CLOCK1 RAM_BLOCK_TYPE=M4K WIDTH_A=12 WIDTH_B=12 WIDTH_BYTEENA_A=1 WIDTHAD_A=3 WIDTHAD_B=3 WRCONTROL_ACLR_A=NONE address_a address_b clock0 clock1 data_a q_b wren_a
--VERSION_BEGIN 4.0 cbx_altsyncram 2003:12:02:15:28:30:SJ cbx_lpm_compare 2003:09:10:10:27:44:SJ cbx_lpm_decode 2003:03:25:17:43:04:SJ cbx_lpm_mux 2003:10:21:14:09:22:SJ cbx_mgl 2004:01:13:14:00:54:SJ cbx_stratix 2003:12:15:10:23:28:SJ cbx_stratixii 2003:11:06:16:12:54:SJ cbx_util 2003:12:05:10:31:30:SJ  VERSION_END


--  Copyright (C) 1988-2004 Altera Corporation
--  Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
--  support information,  device programming or simulation file,  and any other
--  associated  documentation or information  provided by  Altera  or a partner
--  under  Altera's   Megafunction   Partnership   Program  may  be  used  only
--  to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
--  other  use  of such  megafunction  design,  netlist,  support  information,
--  device programming or simulation file,  or any other  related documentation
--  or information  is prohibited  for  any  other purpose,  including, but not
--  limited to  modification,  reverse engineering,  de-compiling, or use  with
--  any other  silicon devices,  unless such use is  explicitly  licensed under
--  a separate agreement with  Altera  or a megafunction partner.  Title to the
--  intellectual property,  including patents,  copyrights,  trademarks,  trade
--  secrets,  or maskworks,  embodied in any such megafunction design, netlist,
--  support  information,  device programming or simulation file,  or any other
--  related documentation or information provided by  Altera  or a megafunction
--  partner, remains with Altera, the megafunction partner, or their respective
--  licensors. No other licenses, including any licenses needed under any third
--  party's intellectual property, are provided herein.


FUNCTION stratix_ram_block (clk0, clk1, clr0, clr1, ena0, ena1, portaaddr[15..0], portabyteenamasks[15..0], portadatain[143..0], portawe, portbaddr[15..0], portbbyteenamasks[15..0], portbdatain[143..0], portbrewe)
WITH ( 	CONNECTIVITY_CHECKING,	DATA_INTERLEAVE_OFFSET_IN_BITS,	DATA_INTERLEAVE_WIDTH_IN_BITS,	INIT_FILE,	INIT_FILE_LAYOUT,	LOGICAL_RAM_NAME,	mem1,	mem2,	mem3,	mem4,	mem5,	mem6,	mem7,	mem8,	mem9,	MIXED_PORT_FEED_THROUGH_MODE,	OPERATION_MODE,	PORT_A_ADDRESS_CLEAR,	PORT_A_ADDRESS_WIDTH,	PORT_A_BYTE_ENABLE_CLEAR,	PORT_A_BYTE_ENABLE_MASK_WIDTH,	PORT_A_DATA_IN_CLEAR,	PORT_A_DATA_OUT_CLEAR,	PORT_A_DATA_OUT_CLOCK,	PORT_A_DATA_WIDTH,	PORT_A_FIRST_ADDRESS,	PORT_A_FIRST_BIT_NUMBER,	PORT_A_LAST_ADDRESS,	PORT_A_LOGICAL_RAM_DEPTH,	PORT_A_LOGICAL_RAM_WIDTH,	PORT_A_WRITE_ENABLE_CLEAR,	PORT_B_ADDRESS_CLEAR,	PORT_B_ADDRESS_CLOCK,	PORT_B_ADDRESS_WIDTH,	PORT_B_BYTE_ENABLE_CLEAR,	PORT_B_BYTE_ENABLE_CLOCK,	PORT_B_BYTE_ENABLE_MASK_WIDTH,	PORT_B_DATA_IN_CLEAR,	PORT_B_DATA_IN_CLOCK,	PORT_B_DATA_OUT_CLEAR,	PORT_B_DATA_OUT_CLOCK,	PORT_B_DATA_WIDTH,	PORT_B_FIRST_ADDRESS,	PORT_B_FIRST_BIT_NUMBER,	PORT_B_LAST_ADDRESS,	PORT_B_LOGICAL_RAM_DEPTH,	PORT_B_LOGICAL_RAM_WIDTH,	PORT_B_READ_ENABLE_WRITE_ENABLE_CLEAR,	PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK,	RAM_BLOCK_TYPE) 
RETURNS ( portadataout[143..0], portbdataout[143..0]);

--synthesis_resources = ram_bits (M4K) 96 
SUBDESIGN altsyncram_6m41
( 
	address_a[2..0]	:	input;
	address_b[2..0]	:	input;
	clock0	:	input;
	clock1	:	input;
	data_a[11..0]	:	input;
	q_b[11..0]	:	output;
	wren_a	:	input;
) 
VARIABLE 
	ram_block1a0 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 0,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 0,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a1 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 1,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 1,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a2 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 2,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 2,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a3 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 3,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 3,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a4 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 4,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 4,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a5 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 5,
			PORT_A_LAST_ADDRESS = 7,
			PORT_A_LOGICAL_RAM_DEPTH = 8,
			PORT_A_LOGICAL_RAM_WIDTH = 12,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 3,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "clock1",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 5,
			PORT_B_LAST_ADDRESS = 7,
			PORT_B_LOGICAL_RAM_DEPTH = 8,
			PORT_B_LOGICAL_RAM_WIDTH = 12,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "M4K"
		);
	ram_block1a6 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE = "fir_top_coef_2.mif",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 3,

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕一区不卡| 欧美日韩国产电影| 国产精品乱码一区二区三区软件 | 成人免费视频app| 国产日韩欧美电影| 91网站在线播放| 亚洲亚洲精品在线观看| 51精品视频一区二区三区| 蜜桃视频免费观看一区| 26uuu久久天堂性欧美| 岛国一区二区三区| 亚洲欧美另类小说| 91精品国产综合久久精品麻豆| 日本一不卡视频| 欧美高清在线精品一区| 91污在线观看| 蜜桃视频第一区免费观看| 日本一区二区成人| 精品视频资源站| 韩国一区二区视频| 亚洲精品久久久久久国产精华液| 欧美日韩中文字幕一区| 极品少妇一区二区| 亚洲欧洲国产专区| 欧美日本在线播放| 国产999精品久久| 亚洲成人激情av| 中文字幕av一区二区三区| 欧美日韩中文另类| 成人av在线网站| 日韩精品色哟哟| 国产欧美日韩另类视频免费观看| 欧美怡红院视频| 国产综合成人久久大片91| 一区二区三区免费看视频| 日韩一级免费一区| 91网站在线播放| 激情综合色丁香一区二区| 亚洲精选免费视频| 2023国产精华国产精品| 91成人免费在线| 成人美女视频在线观看18| 日本伊人精品一区二区三区观看方式 | 欧美性欧美巨大黑白大战| 久久精品国产精品亚洲精品| 国产精品进线69影院| 欧美不卡一区二区三区| 欧美三日本三级三级在线播放| 国产一区二区三区免费在线观看| 亚洲资源在线观看| 国产精品久久久久久久午夜片 | 亚洲天堂成人在线观看| 精品粉嫩超白一线天av| 欧美日韩国产bt| 91国内精品野花午夜精品| 粉嫩高潮美女一区二区三区| 精品中文字幕一区二区| 午夜激情久久久| 亚洲福利视频一区| 一区二区三区欧美在线观看| 国产精品久久久久婷婷| 日本一区二区视频在线| 欧美一级日韩免费不卡| 欧美在线视频不卡| 欧美三级日韩三级| 欧日韩精品视频| 色婷婷av一区二区三区gif| 成人自拍视频在线| 国产91在线看| 国产成人av电影在线| 国产精品99久久久久久有的能看| 老司机免费视频一区二区| 毛片av一区二区| 美女一区二区视频| 蜜臀av一区二区在线免费观看| 午夜精品视频一区| 午夜欧美2019年伦理| 天天av天天翘天天综合网 | 欧美mv日韩mv国产| 日韩欧美一二三区| 欧美成人性福生活免费看| 欧美videossexotv100| 精品国产a毛片| 精品国产第一区二区三区观看体验| 亚洲精品在线网站| 国产免费久久精品| 中文字幕视频一区二区三区久| 亚洲日本丝袜连裤袜办公室| 亚洲色图一区二区| 亚洲国产日韩a在线播放性色| 亚洲成人免费视频| 麻豆国产91在线播放| 国产一区二区三区在线观看免费 | 欧美大片国产精品| 精品88久久久久88久久久| 国产三级精品视频| 国产精品麻豆欧美日韩ww| 亚洲日本中文字幕区| 亚洲一区二区免费视频| 青青草国产精品亚洲专区无| 激情综合色综合久久综合| 成人午夜看片网址| 在线观看www91| 日韩免费看网站| 久久久久亚洲综合| 一区二区视频免费在线观看| 日韩二区三区在线观看| 国产精品自在欧美一区| 91亚洲精华国产精华精华液| 欧美另类z0zxhd电影| 26uuu另类欧美| 夜夜亚洲天天久久| 极品少妇xxxx精品少妇| 99re热这里只有精品免费视频| 欧美日免费三级在线| 精品av久久707| 亚洲色图一区二区| 久久66热偷产精品| 色屁屁一区二区| 精品卡一卡二卡三卡四在线| 综合欧美亚洲日本| 蜜臀精品久久久久久蜜臀| jiyouzz国产精品久久| 欧美高清视频一二三区 | 精品一区二区久久| 色偷偷成人一区二区三区91 | 色综合激情久久| 久久综合九色综合97婷婷女人 | 国产日韩影视精品| 日本成人在线视频网站| 成人福利电影精品一区二区在线观看| 欧美三级视频在线| 中文字幕一区二区三区乱码在线| 日产欧产美韩系列久久99| 97久久超碰国产精品电影| 亚洲精品一区二区在线观看| 亚洲精品一卡二卡| 国产成a人亚洲| 91精品国产综合久久福利软件| 国产精品国产自产拍高清av| 韩国欧美国产1区| 欧美日韩国产精选| 亚洲人精品午夜| 国产精品91xxx| 日韩欧美在线不卡| 天堂成人免费av电影一区| 色综合久久久久网| 国产精品美女一区二区三区| 久久99精品久久久久久国产越南 | 7777精品伊人久久久大香线蕉最新版| 中文字幕一区二区三区视频| 国产乱色国产精品免费视频| 欧美一二三在线| 性做久久久久久免费观看| 色欲综合视频天天天| 亚洲欧洲性图库| 成人精品视频一区二区三区尤物| 欧美精品一区男女天堂| 精品一区二区久久久| 欧美成人精精品一区二区频| 美女高潮久久久| 日韩一区二区在线观看视频播放| 视频一区视频二区中文| 欧美私模裸体表演在线观看| 亚洲蜜臀av乱码久久精品| 91在线播放网址| 日韩伦理av电影| 91国模大尺度私拍在线视频| 伊人一区二区三区| 91电影在线观看| 亚洲福利一二三区| 51久久夜色精品国产麻豆| 日韩国产成人精品| 国产精品污污网站在线观看| 国产91富婆露脸刺激对白| 中文字幕精品一区二区精品绿巨人 | 天天操天天综合网| 91精品欧美一区二区三区综合在| 视频一区二区三区入口| 日韩视频免费观看高清在线视频| 精品亚洲成a人在线观看| 国产网站一区二区| av激情亚洲男人天堂| 亚洲精品乱码久久久久久久久| 欧美日韩在线精品一区二区三区激情| 爽好多水快深点欧美视频| 日韩美女视频在线| 国产成人鲁色资源国产91色综 | 五月激情综合婷婷| 日韩欧美亚洲一区二区| 国产电影精品久久禁18| |精品福利一区二区三区| 欧美四级电影网| 久久福利视频一区二区| 国产亚洲欧美日韩日本| 91污在线观看| 青青草原综合久久大伊人精品优势| 久久久99久久精品欧美| 97久久精品人人做人人爽50路 | 亚洲理论在线观看|