亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cx24110.c

?? 底層驅動開發
?? C
?? 第 1 頁 / 共 2 頁
字號:
/*    cx24110 - Single Chip Satellite Channel Receiver driver module    Copyright (C) 2002 Peter Hettkamp <peter.hettkamp@htp-tel.de> based on    work    Copyright (C) 1999 Convergence Integrated Media GmbH <ralph@convergence.de>    This program is free software; you can redistribute it and/or modify    it under the terms of the GNU General Public License as published by    the Free Software Foundation; either version 2 of the License, or    (at your option) any later version.    This program is distributed in the hope that it will be useful,    but WITHOUT ANY WARRANTY; without even the implied warranty of    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the    GNU General Public License for more details.    You should have received a copy of the GNU General Public License    along with this program; if not, write to the Free Software    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.*/#include <linux/slab.h>#include <linux/kernel.h>#include <linux/module.h>#include <linux/moduleparam.h>#include <linux/init.h>#include "dvb_frontend.h"#include "cx24110.h"struct cx24110_state {	struct i2c_adapter* i2c;	struct dvb_frontend_ops ops;	const struct cx24110_config* config;	struct dvb_frontend frontend;	u32 lastber;	u32 lastbler;	u32 lastesn0;};static int debug;#define dprintk(args...) \	do { \		if (debug) printk(KERN_DEBUG "cx24110: " args); \	} while (0)static struct {u8 reg; u8 data;} cx24110_regdata[]=                      /* Comments beginning with @ denote this value should                         be the default */        {{0x09,0x01}, /* SoftResetAll */         {0x09,0x00}, /* release reset */         {0x01,0xe8}, /* MSB of code rate 27.5MS/s */         {0x02,0x17}, /* middle byte " */         {0x03,0x29}, /* LSB         " */         {0x05,0x03}, /* @ DVB mode, standard code rate 3/4 */         {0x06,0xa5}, /* @ PLL 60MHz */         {0x07,0x01}, /* @ Fclk, i.e. sampling clock, 60MHz */         {0x0a,0x00}, /* @ partial chip disables, do not set */         {0x0b,0x01}, /* set output clock in gapped mode, start signal low                         active for first byte */         {0x0c,0x11}, /* no parity bytes, large hold time, serial data out */         {0x0d,0x6f}, /* @ RS Sync/Unsync thresholds */         {0x10,0x40}, /* chip doc is misleading here: write bit 6 as 1                         to avoid starting the BER counter. Reset the                         CRC test bit. Finite counting selected */         {0x15,0xff}, /* @ size of the limited time window for RS BER                         estimation. It is <value>*256 RS blocks, this                         gives approx. 2.6 sec at 27.5MS/s, rate 3/4 */         {0x16,0x00}, /* @ enable all RS output ports */         {0x17,0x04}, /* @ time window allowed for the RS to sync */         {0x18,0xae}, /* @ allow all standard DVB code rates to be scanned                         for automatically */                      /* leave the current code rate and normalization                         registers as they are after reset... */         {0x21,0x10}, /* @ during AutoAcq, search each viterbi setting                         only once */         {0x23,0x18}, /* @ size of the limited time window for Viterbi BER                         estimation. It is <value>*65536 channel bits, i.e.                         approx. 38ms at 27.5MS/s, rate 3/4 */         {0x24,0x24}, /* do not trigger Viterbi CRC test. Finite count window */                      /* leave front-end AGC parameters at default values */                      /* leave decimation AGC parameters at default values */         {0x35,0x40}, /* disable all interrupts. They are not connected anyway */         {0x36,0xff}, /* clear all interrupt pending flags */         {0x37,0x00}, /* @ fully enable AutoAcqq state machine */         {0x38,0x07}, /* @ enable fade recovery, but not autostart AutoAcq */                      /* leave the equalizer parameters on their default values */                      /* leave the final AGC parameters on their default values */         {0x41,0x00}, /* @ MSB of front-end derotator frequency */         {0x42,0x00}, /* @ middle bytes " */         {0x43,0x00}, /* @ LSB          " */                      /* leave the carrier tracking loop parameters on default */                      /* leave the bit timing loop parameters at gefault */         {0x56,0x4d}, /* set the filtune voltage to 2.7V, as recommended by */                      /* the cx24108 data sheet for symbol rates above 15MS/s */         {0x57,0x00}, /* @ Filter sigma delta enabled, positive */         {0x61,0x95}, /* GPIO pins 1-4 have special function */         {0x62,0x05}, /* GPIO pin 5 has special function, pin 6 is GPIO */         {0x63,0x00}, /* All GPIO pins use CMOS output characteristics */         {0x64,0x20}, /* GPIO 6 is input, all others are outputs */         {0x6d,0x30}, /* tuner auto mode clock freq 62kHz */         {0x70,0x15}, /* use auto mode, tuner word is 21 bits long */         {0x73,0x00}, /* @ disable several demod bypasses */         {0x74,0x00}, /* @  " */         {0x75,0x00}  /* @  " */                      /* the remaining registers are for SEC */	};static int cx24110_writereg (struct cx24110_state* state, int reg, int data){        u8 buf [] = { reg, data };	struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = buf, .len = 2 };	int err;        if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {		dprintk ("%s: writereg error (err == %i, reg == 0x%02x,"			 " data == 0x%02x)\n", __FUNCTION__, err, reg, data);		return -EREMOTEIO;	}        return 0;}static int cx24110_readreg (struct cx24110_state* state, u8 reg){	int ret;	u8 b0 [] = { reg };	u8 b1 [] = { 0 };	struct i2c_msg msg [] = { { .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 1 },			   { .addr = state->config->demod_address, .flags = I2C_M_RD, .buf = b1, .len = 1 } };	ret = i2c_transfer(state->i2c, msg, 2);	if (ret != 2) return ret;	return b1[0];}static int cx24110_set_inversion (struct cx24110_state* state, fe_spectral_inversion_t inversion){/* fixme (low): error handling */	switch (inversion) {	case INVERSION_OFF:                cx24110_writereg(state,0x37,cx24110_readreg(state,0x37)|0x1);                /* AcqSpectrInvDis on. No idea why someone should want this */                cx24110_writereg(state,0x5,cx24110_readreg(state,0x5)&0xf7);                /* Initial value 0 at start of acq */                cx24110_writereg(state,0x22,cx24110_readreg(state,0x22)&0xef);                /* current value 0 */                /* The cx24110 manual tells us this reg is read-only.                   But what the heck... set it ayways */                break;	case INVERSION_ON:                cx24110_writereg(state,0x37,cx24110_readreg(state,0x37)|0x1);                /* AcqSpectrInvDis on. No idea why someone should want this */                cx24110_writereg(state,0x5,cx24110_readreg(state,0x5)|0x08);                /* Initial value 1 at start of acq */                cx24110_writereg(state,0x22,cx24110_readreg(state,0x22)|0x10);                /* current value 1 */                break;	case INVERSION_AUTO:                cx24110_writereg(state,0x37,cx24110_readreg(state,0x37)&0xfe);                /* AcqSpectrInvDis off. Leave initial & current states as is */                break;	default:		return -EINVAL;	}	return 0;}static int cx24110_set_fec (struct cx24110_state* state, fe_code_rate_t fec){/* fixme (low): error handling */        static const int rate[]={-1,1,2,3,5,7,-1};        static const int g1[]={-1,0x01,0x02,0x05,0x15,0x45,-1};        static const int g2[]={-1,0x01,0x03,0x06,0x1a,0x7a,-1};        /* Well, the AutoAcq engine of the cx24106 and 24110 automatically           searches all enabled viterbi rates, and can handle non-standard           rates as well. */        if (fec>FEC_AUTO)                fec=FEC_AUTO;        if (fec==FEC_AUTO) { /* (re-)establish AutoAcq behaviour */		cx24110_writereg(state,0x37,cx24110_readreg(state,0x37)&0xdf);		/* clear AcqVitDis bit */		cx24110_writereg(state,0x18,0xae);		/* allow all DVB standard code rates */		cx24110_writereg(state,0x05,(cx24110_readreg(state,0x05)&0xf0)|0x3);		/* set nominal Viterbi rate 3/4 */		cx24110_writereg(state,0x22,(cx24110_readreg(state,0x22)&0xf0)|0x3);		/* set current Viterbi rate 3/4 */		cx24110_writereg(state,0x1a,0x05); cx24110_writereg(state,0x1b,0x06);		/* set the puncture registers for code rate 3/4 */		return 0;        } else {		cx24110_writereg(state,0x37,cx24110_readreg(state,0x37)|0x20);		/* set AcqVitDis bit */		if(rate[fec]>0) {			cx24110_writereg(state,0x05,(cx24110_readreg(state,0x05)&0xf0)|rate[fec]);			/* set nominal Viterbi rate */			cx24110_writereg(state,0x22,(cx24110_readreg(state,0x22)&0xf0)|rate[fec]);			/* set current Viterbi rate */			cx24110_writereg(state,0x1a,g1[fec]);			cx24110_writereg(state,0x1b,g2[fec]);			/* not sure if this is the right way: I always used AutoAcq mode */           } else		   return -EOPNOTSUPP;/* fixme (low): which is the correct return code? */        };	return 0;}static fe_code_rate_t cx24110_get_fec (struct cx24110_state* state){	int i;	i=cx24110_readreg(state,0x22)&0x0f;	if(!(i&0x08)) {		return FEC_1_2 + i - 1;	} else {/* fixme (low): a special code rate has been selected. In theory, we need to   return a denominator value, a numerator value, and a pair of puncture   maps to correctly describe this mode. But this should never happen in   practice, because it cannot be set by cx24110_get_fec. */	   return FEC_NONE;	}}static int cx24110_set_symbolrate (struct cx24110_state* state, u32 srate){/* fixme (low): add error handling */        u32 ratio;        u32 tmp, fclk, BDRI;        static const u32 bands[]={5000000UL,15000000UL,90999000UL/2};        int i;dprintk("cx24110 debug: entering %s(%d)\n",__FUNCTION__,srate);        if (srate>90999000UL/2)                srate=90999000UL/2;        if (srate<500000)                srate=500000;        for(i=0;(i<sizeof(bands)/sizeof(bands[0]))&&(srate>bands[i]);i++)		;        /* first, check which sample rate is appropriate: 45, 60 80 or 90 MHz,           and set the PLL accordingly (R07[1:0] Fclk, R06[7:4] PLLmult,           R06[3:0] PLLphaseDetGain */        tmp=cx24110_readreg(state,0x07)&0xfc;        if(srate<90999000UL/4) { /* sample rate 45MHz*/		cx24110_writereg(state,0x07,tmp);		cx24110_writereg(state,0x06,0x78);		fclk=90999000UL/2;        } else if(srate<60666000UL/2) { /* sample rate 60MHz */		cx24110_writereg(state,0x07,tmp|0x1);		cx24110_writereg(state,0x06,0xa5);		fclk=60666000UL;        } else if(srate<80888000UL/2) { /* sample rate 80MHz */		cx24110_writereg(state,0x07,tmp|0x2);		cx24110_writereg(state,0x06,0x87);		fclk=80888000UL;        } else { /* sample rate 90MHz */		cx24110_writereg(state,0x07,tmp|0x3);		cx24110_writereg(state,0x06,0x78);		fclk=90999000UL;        };        dprintk("cx24110 debug: fclk %d Hz\n",fclk);        /* we need to divide two integers with approx. 27 bits in 32 bit           arithmetic giving a 25 bit result */        /* the maximum dividend is 90999000/2, 0x02b6446c, this number is           also the most complex divisor. Hence, the dividend has,           assuming 32bit unsigned arithmetic, 6 clear bits on top, the           divisor 2 unused bits at the bottom. Also, the quotient is           always less than 1/2. Borrowed from VES1893.c, of course */        tmp=srate<<6;        BDRI=fclk>>2;        ratio=(tmp/BDRI);        tmp=(tmp%BDRI)<<8;        ratio=(ratio<<8)+(tmp/BDRI);        tmp=(tmp%BDRI)<<8;        ratio=(ratio<<8)+(tmp/BDRI);        tmp=(tmp%BDRI)<<1;        ratio=(ratio<<1)+(tmp/BDRI);        dprintk("srate= %d (range %d, up to %d)\n", srate,i,bands[i]);        dprintk("fclk = %d\n", fclk);        dprintk("ratio= %08x\n", ratio);        cx24110_writereg(state, 0x1, (ratio>>16)&0xff);        cx24110_writereg(state, 0x2, (ratio>>8)&0xff);        cx24110_writereg(state, 0x3, (ratio)&0xff);        return 0;}int cx24110_pll_write (struct dvb_frontend* fe, u32 data){	struct cx24110_state *state = fe->demodulator_priv;/* tuner data is 21 bits long, must be left-aligned in data *//* tuner cx24108 is written through a dedicated 3wire interface on the demod chip *//* FIXME (low): add error handling, avoid infinite loops if HW fails... */	dprintk("cx24110 debug: cx24108_write(%8.8x)\n",data);        cx24110_writereg(state,0x6d,0x30); /* auto mode at 62kHz */        cx24110_writereg(state,0x70,0x15); /* auto mode 21 bits */        /* if the auto tuner writer is still busy, clear it out */        while (cx24110_readreg(state,0x6d)&0x80)		cx24110_writereg(state,0x72,0);        /* write the topmost 8 bits */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一本色道亚洲精品aⅴ| 欧美这里有精品| 亚洲成av人片一区二区梦乃| 国产精品久久久99| 欧美大片一区二区| xf在线a精品一区二区视频网站| 精品国产髙清在线看国产毛片 | 色综合久久久久综合体| 激情图片小说一区| 成人一区二区三区中文字幕| 丝瓜av网站精品一区二区| 日本不卡不码高清免费观看| 亚洲午夜在线电影| 97久久精品人人爽人人爽蜜臀| 中文字幕巨乱亚洲| 一本久久精品一区二区| 99久久精品情趣| 欧美不卡一区二区| 国产美女视频91| 亚洲综合丝袜美腿| 亚洲国产精品久久久男人的天堂 | 美女任你摸久久| 日韩女优制服丝袜电影| 国产精品羞羞答答xxdd| 亚洲激情五月婷婷| 欧美sm美女调教| 99综合影院在线| 日韩精品视频网站| 国产精品欧美一区二区三区| 在线观看免费成人| 国产精品一区二区x88av| 亚洲图片欧美激情| 日韩欧美国产小视频| 99久久精品国产麻豆演员表| 日韩高清在线电影| 国产精品灌醉下药二区| 日韩一区二区免费视频| av毛片久久久久**hd| 麻豆国产欧美一区二区三区| 国产精品国产馆在线真实露脸| 日韩三级在线观看| 欧美制服丝袜第一页| 国v精品久久久网| 日韩激情在线观看| 亚洲欧美日韩在线播放| 国产喂奶挤奶一区二区三区| 欧美老年两性高潮| 99久久99精品久久久久久| 另类小说色综合网站| 亚洲自拍偷拍九九九| 国产精品久线在线观看| 欧美不卡视频一区| 欧美男男青年gay1069videost| 成人h精品动漫一区二区三区| 精品一区二区三区免费观看 | 亚洲成人一二三| 亚洲天堂2016| 欧美激情中文不卡| 精品福利在线导航| 欧美一级艳片视频免费观看| 欧美视频在线观看一区| 9色porny自拍视频一区二区| 国产91精品露脸国语对白| 久久国产婷婷国产香蕉| 婷婷开心久久网| 亚洲丰满少妇videoshd| 一区二区三区免费看视频| 国产精品美女久久久久aⅴ | 国产成人夜色高潮福利影视| 奇米精品一区二区三区在线观看一 | 日韩色视频在线观看| 欧美精品第1页| 欧美日韩免费视频| 欧美视频自拍偷拍| 欧美性猛交一区二区三区精品| 一本色道久久综合亚洲aⅴ蜜桃| 床上的激情91.| 成人h动漫精品一区二区| 欧美精三区欧美精三区| 狠狠色狠狠色综合系列| 毛片av一区二区三区| 丝袜亚洲另类丝袜在线| 午夜精品久久久久影视| 日韩精品电影一区亚洲| 日韩高清在线不卡| 韩国一区二区视频| 国产91精品欧美| 91视频你懂的| 在线这里只有精品| 欧美日韩国产一区| 日韩一区二区三区视频在线| 欧美精品一区二区三区高清aⅴ | 亚洲一二三专区| 亚洲高清在线视频| 美国十次综合导航| 国产麻豆日韩欧美久久| 99久久伊人精品| 欧美色爱综合网| 欧美一级二级三级乱码| 久久精品夜色噜噜亚洲a∨| 国产精品久久免费看| 亚洲码国产岛国毛片在线| 亚洲与欧洲av电影| 麻豆国产精品视频| 国产a区久久久| 日本高清无吗v一区| 91精品在线免费观看| xf在线a精品一区二区视频网站| 中文字幕免费不卡在线| 一区二区三区在线视频播放 | 韩国三级在线一区| 9色porny自拍视频一区二区| 欧美日韩性生活| 久久精品综合网| 亚洲一区二区不卡免费| 九九视频精品免费| 91免费精品国自产拍在线不卡| 欧美日韩五月天| 国产视频一区在线播放| 亚洲国产成人精品视频| 狠狠狠色丁香婷婷综合激情| 99久久综合色| 亚洲精品一区二区在线观看| 成人免费在线播放视频| 另类专区欧美蜜桃臀第一页| 一本色道久久综合狠狠躁的推荐| 日韩一卡二卡三卡四卡| 自拍偷拍国产精品| 免费在线观看精品| 色又黄又爽网站www久久| 精品国产免费一区二区三区四区 | 久久看人人爽人人| 性感美女久久精品| 成人av在线一区二区| 日韩一级成人av| 亚洲猫色日本管| 国产成人在线视频免费播放| 欧美一区二区视频在线观看2022| 亚洲欧美一区二区久久| 国产一区二区主播在线| 欧美精三区欧美精三区| 一区二区欧美国产| 国产美女精品在线| 亚洲成人av福利| 亚洲国产精品综合小说图片区| 丁香六月久久综合狠狠色| 91麻豆精品91久久久久同性| 亚洲在线视频网站| 91蝌蚪porny成人天涯| 日本一二三不卡| 精品制服美女丁香| 日韩精品一区二区三区四区| 午夜伦理一区二区| 欧美人妖巨大在线| 亚洲成人久久影院| 在线视频一区二区三| 亚洲欧美在线视频| 99久久精品国产一区二区三区 | 中文字幕一区二区视频| 国产老肥熟一区二区三区| 欧美成人免费网站| 日韩精品一区第一页| 精品视频一区三区九区| 亚洲精品免费在线播放| 91视频在线观看| 亚洲精品日产精品乱码不卡| 色婷婷综合五月| 亚洲黄色小说网站| 在线观看www91| 天天综合天天综合色| 欧美日韩大陆一区二区| 婷婷夜色潮精品综合在线| 在线播放中文字幕一区| 蜜桃一区二区三区四区| 日韩三级视频在线观看| 国产专区欧美精品| 国产日本欧洲亚洲| 大桥未久av一区二区三区中文| 中文一区二区在线观看| 99视频在线精品| 亚洲欧美日本在线| 欧美日韩国产成人在线91| 日韩中文字幕麻豆| 欧美成人一区二区三区片免费 | av毛片久久久久**hd| 亚洲男人电影天堂| 欧美日本国产一区| 精品无码三级在线观看视频 | 99麻豆久久久国产精品免费 | 日韩高清国产一区在线| 日韩精品一区二区三区四区视频 | 久久99精品国产麻豆婷婷| 久久久久久久久99精品| 国产69精品久久久久777| 18成人在线观看| 7777精品伊人久久久大香线蕉超级流畅 | 日韩限制级电影在线观看| 国产一区二区三区久久悠悠色av| 国产欧美日韩另类一区| 欧美午夜精品免费|