亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? nvidia-agp.c

?? 底層驅動開發
?? C
字號:
/* * Nvidia AGPGART routines. * Based upon a 2.4 agpgart diff by the folks from NVIDIA, and hacked up * to work in 2.5 by Dave Jones <davej@codemonkey.org.uk> */#include <linux/module.h>#include <linux/pci.h>#include <linux/init.h>#include <linux/agp_backend.h>#include <linux/gfp.h>#include <linux/page-flags.h>#include <linux/mm.h>#include "agp.h"/* NVIDIA registers */#define NVIDIA_0_APSIZE		0x80#define NVIDIA_1_WBC		0xf0#define NVIDIA_2_GARTCTRL	0xd0#define NVIDIA_2_APBASE		0xd8#define NVIDIA_2_APLIMIT	0xdc#define NVIDIA_2_ATTBASE(i)	(0xe0 + (i) * 4)#define NVIDIA_3_APBASE		0x50#define NVIDIA_3_APLIMIT	0x54static struct _nvidia_private {	struct pci_dev *dev_1;	struct pci_dev *dev_2;	struct pci_dev *dev_3;	volatile u32 __iomem *aperture;	int num_active_entries;	off_t pg_offset;	u32 wbc_mask;} nvidia_private;static int nvidia_fetch_size(void){	int i;	u8 size_value;	struct aper_size_info_8 *values;	pci_read_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE, &size_value);	size_value &= 0x0f;	values = A_SIZE_8(agp_bridge->driver->aperture_sizes);	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {		if (size_value == values[i].size_value) {			agp_bridge->previous_size =				agp_bridge->current_size = (void *) (values + i);			agp_bridge->aperture_size_idx = i;			return values[i].size;		}	}	return 0;}#define SYSCFG          0xC0010010#define IORR_BASE0      0xC0010016#define IORR_MASK0      0xC0010017#define AMD_K7_NUM_IORR 2static int nvidia_init_iorr(u32 base, u32 size){	u32 base_hi, base_lo;	u32 mask_hi, mask_lo;	u32 sys_hi, sys_lo;	u32 iorr_addr, free_iorr_addr;	/* Find the iorr that is already used for the base */	/* If not found, determine the uppermost available iorr */	free_iorr_addr = AMD_K7_NUM_IORR;	for(iorr_addr = 0; iorr_addr < AMD_K7_NUM_IORR; iorr_addr++) {		rdmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi);		rdmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi);		if ((base_lo & 0xfffff000) == (base & 0xfffff000))			break;		if ((mask_lo & 0x00000800) == 0)			free_iorr_addr = iorr_addr;	}		if (iorr_addr >= AMD_K7_NUM_IORR) {		iorr_addr = free_iorr_addr;		if (iorr_addr >= AMD_K7_NUM_IORR)			return -EINVAL;	}    base_hi = 0x0;    base_lo = (base & ~0xfff) | 0x18;    mask_hi = 0xf;    mask_lo = ((~(size - 1)) & 0xfffff000) | 0x800;    wrmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi);    wrmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi);    rdmsr(SYSCFG, sys_lo, sys_hi);    sys_lo |= 0x00100000;    wrmsr(SYSCFG, sys_lo, sys_hi);	return 0;}static int nvidia_configure(void){	int i, rc, num_dirs;	u32 apbase, aplimit;	struct aper_size_info_8 *current_size;	u32 temp;	current_size = A_SIZE_8(agp_bridge->current_size);	/* aperture size */	pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE,		current_size->size_value);    /* address to map to */	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &apbase);	apbase &= PCI_BASE_ADDRESS_MEM_MASK;	agp_bridge->gart_bus_addr = apbase;	aplimit = apbase + (current_size->size * 1024 * 1024) - 1;	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APBASE, apbase);	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APLIMIT, aplimit);	pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APBASE, apbase);	pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APLIMIT, aplimit);	if (0 != (rc = nvidia_init_iorr(apbase, current_size->size * 1024 * 1024)))		return rc;	/* directory size is 64k */	num_dirs = current_size->size / 64;	nvidia_private.num_active_entries = current_size->num_entries;	nvidia_private.pg_offset = 0;	if (num_dirs == 0) {		num_dirs = 1;		nvidia_private.num_active_entries /= (64 / current_size->size);		nvidia_private.pg_offset = (apbase & (64 * 1024 * 1024 - 1) &			~(current_size->size * 1024 * 1024 - 1)) / PAGE_SIZE;	}	/* attbase */	for(i = 0; i < 8; i++) {		pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_ATTBASE(i),			(agp_bridge->gatt_bus_addr + (i % num_dirs) * 64 * 1024) | 1);	}	/* gtlb control */	pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp);	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp | 0x11);	/* gart control */	pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp);	pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp | 0x100);	/* map aperture */	nvidia_private.aperture =		(volatile u32 __iomem *) ioremap(apbase, 33 * PAGE_SIZE);	return 0;}static void nvidia_cleanup(void){	struct aper_size_info_8 *previous_size;	u32 temp;	/* gart control */	pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp);	pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp & ~(0x100));	/* gtlb control */	pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp);	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp & ~(0x11));	/* unmap aperture */	iounmap((void __iomem *) nvidia_private.aperture);	/* restore previous aperture size */	previous_size = A_SIZE_8(agp_bridge->previous_size);	pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE,		previous_size->size_value);	/* restore iorr for previous aperture size */	nvidia_init_iorr(agp_bridge->gart_bus_addr,		previous_size->size * 1024 * 1024);}/* * Note we can't use the generic routines, even though they are 99% the same. * Aperture sizes <64M still requires a full 64k GART directory, but * only use the portion of the TLB entries that correspond to the apertures * alignment inside the surrounding 64M block. */extern int agp_memory_reserved;static int nvidia_insert_memory(struct agp_memory *mem, off_t pg_start, int type){	int i, j;		if ((type != 0) || (mem->type != 0))		return -EINVAL;		if ((pg_start + mem->page_count) >		(nvidia_private.num_active_entries - agp_memory_reserved/PAGE_SIZE))		return -EINVAL;		for(j = pg_start; j < (pg_start + mem->page_count); j++) {		if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j)))			return -EBUSY;	}	if (mem->is_flushed == FALSE) {		global_cache_flush();		mem->is_flushed = TRUE;	}	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {		writel(agp_bridge->driver->mask_memory(agp_bridge,			mem->memory[i], mem->type),			agp_bridge->gatt_table+nvidia_private.pg_offset+j);		readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j);	/* PCI Posting. */	}	agp_bridge->driver->tlb_flush(mem);	return 0;}static int nvidia_remove_memory(struct agp_memory *mem, off_t pg_start, int type){	int i;	if ((type != 0) || (mem->type != 0))		return -EINVAL;	for (i = pg_start; i < (mem->page_count + pg_start); i++)		writel(agp_bridge->scratch_page, agp_bridge->gatt_table+nvidia_private.pg_offset+i);	agp_bridge->driver->tlb_flush(mem);	return 0;}static void nvidia_tlbflush(struct agp_memory *mem){	unsigned long end;	u32 wbc_reg, temp;	int i;	/* flush chipset */	if (nvidia_private.wbc_mask) {		pci_read_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, &wbc_reg);		wbc_reg |= nvidia_private.wbc_mask;		pci_write_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, wbc_reg);		end = jiffies + 3*HZ;		do {			pci_read_config_dword(nvidia_private.dev_1,					NVIDIA_1_WBC, &wbc_reg);			if ((signed)(end - jiffies) <= 0) {				printk(KERN_ERR PFX				    "TLB flush took more than 3 seconds.\n");			}		} while (wbc_reg & nvidia_private.wbc_mask);	}	/* flush TLB entries */	for(i = 0; i < 32 + 1; i++)		temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32)));	for(i = 0; i < 32 + 1; i++)		temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32)));}static struct aper_size_info_8 nvidia_generic_sizes[5] ={	{512, 131072, 7, 0},	{256, 65536, 6, 8},	{128, 32768, 5, 12},	{64, 16384, 4, 14},	/* The 32M mode still requires a 64k gatt */	{32, 16384, 4, 15}};static struct gatt_mask nvidia_generic_masks[] ={	{ .mask = 1, .type = 0}};static struct agp_bridge_driver nvidia_driver = {	.owner			= THIS_MODULE,	.aperture_sizes		= nvidia_generic_sizes,	.size_type		= U8_APER_SIZE,	.num_aperture_sizes	= 5,	.configure		= nvidia_configure,	.fetch_size		= nvidia_fetch_size,	.cleanup		= nvidia_cleanup,	.tlb_flush		= nvidia_tlbflush,	.mask_memory		= agp_generic_mask_memory,	.masks			= nvidia_generic_masks,	.agp_enable		= agp_generic_enable,	.cache_flush		= global_cache_flush,	.create_gatt_table	= agp_generic_create_gatt_table,	.free_gatt_table	= agp_generic_free_gatt_table,	.insert_memory		= nvidia_insert_memory,	.remove_memory		= nvidia_remove_memory,	.alloc_by_type		= agp_generic_alloc_by_type,	.free_by_type		= agp_generic_free_by_type,	.agp_alloc_page		= agp_generic_alloc_page,	.agp_destroy_page	= agp_generic_destroy_page,};static int __devinit agp_nvidia_probe(struct pci_dev *pdev,				      const struct pci_device_id *ent){	struct agp_bridge_data *bridge;	u8 cap_ptr;	nvidia_private.dev_1 =		pci_find_slot((unsigned int)pdev->bus->number, PCI_DEVFN(0, 1));	nvidia_private.dev_2 =		pci_find_slot((unsigned int)pdev->bus->number, PCI_DEVFN(0, 2));	nvidia_private.dev_3 =		pci_find_slot((unsigned int)pdev->bus->number, PCI_DEVFN(30, 0));		if (!nvidia_private.dev_1 || !nvidia_private.dev_2 || !nvidia_private.dev_3) {		printk(KERN_INFO PFX "Detected an NVIDIA nForce/nForce2 "			"chipset, but could not find the secondary devices.\n");		return -ENODEV;	}	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);	if (!cap_ptr)		return -ENODEV;	switch (pdev->device) {	case PCI_DEVICE_ID_NVIDIA_NFORCE:		printk(KERN_INFO PFX "Detected NVIDIA nForce chipset\n");		nvidia_private.wbc_mask = 0x00010000;		break;	case PCI_DEVICE_ID_NVIDIA_NFORCE2:		printk(KERN_INFO PFX "Detected NVIDIA nForce2 chipset\n");		nvidia_private.wbc_mask = 0x80000000;		break;	default:		printk(KERN_ERR PFX "Unsupported NVIDIA chipset (device id: %04x)\n",			    pdev->device);		return -ENODEV;	}	bridge = agp_alloc_bridge();	if (!bridge)		return -ENOMEM;	bridge->driver = &nvidia_driver;	bridge->dev_private_data = &nvidia_private,	bridge->dev = pdev;	bridge->capndx = cap_ptr;	/* Fill in the mode register */	pci_read_config_dword(pdev,			bridge->capndx+PCI_AGP_STATUS,			&bridge->mode);	pci_set_drvdata(pdev, bridge);	return agp_add_bridge(bridge);}static void __devexit agp_nvidia_remove(struct pci_dev *pdev){	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);	agp_remove_bridge(bridge);	agp_put_bridge(bridge);}static struct pci_device_id agp_nvidia_pci_table[] = {	{	.class		= (PCI_CLASS_BRIDGE_HOST << 8),	.class_mask	= ~0,	.vendor		= PCI_VENDOR_ID_NVIDIA,	.device		= PCI_DEVICE_ID_NVIDIA_NFORCE,	.subvendor	= PCI_ANY_ID,	.subdevice	= PCI_ANY_ID,	},	{	.class		= (PCI_CLASS_BRIDGE_HOST << 8),	.class_mask	= ~0,	.vendor		= PCI_VENDOR_ID_NVIDIA,	.device		= PCI_DEVICE_ID_NVIDIA_NFORCE2,	.subvendor	= PCI_ANY_ID,	.subdevice	= PCI_ANY_ID,	},	{ }};MODULE_DEVICE_TABLE(pci, agp_nvidia_pci_table);static struct pci_driver agp_nvidia_pci_driver = {	.name		= "agpgart-nvidia",	.id_table	= agp_nvidia_pci_table,	.probe		= agp_nvidia_probe,	.remove		= agp_nvidia_remove,};static int __init agp_nvidia_init(void){	if (agp_off)		return -EINVAL;	return pci_register_driver(&agp_nvidia_pci_driver);}static void __exit agp_nvidia_cleanup(void){	pci_unregister_driver(&agp_nvidia_pci_driver);}module_init(agp_nvidia_init);module_exit(agp_nvidia_cleanup);MODULE_LICENSE("GPL and additional rights");MODULE_AUTHOR("NVIDIA Corporation");

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产亚洲精品aa午夜观看| 亚洲狠狠丁香婷婷综合久久久| 久久午夜羞羞影院免费观看| 国产精品毛片久久久久久| 午夜影院久久久| 国产 欧美在线| 国产日韩欧美麻豆| 亚洲一区精品在线| 国产成人综合视频| 欧美一级片在线观看| 亚洲日穴在线视频| 国产伦精品一区二区三区免费迷 | 东方欧美亚洲色图在线| 亚洲在线中文字幕| 国产一区二区三区四区五区美女 | 欧美韩国一区二区| 日本va欧美va精品| 在线国产电影不卡| 亚洲国产精品t66y| 久草热8精品视频在线观看| 欧美日韩中文另类| 亚洲免费观看高清| 粉嫩av一区二区三区| 日韩久久久精品| 五月婷婷色综合| 在线免费观看一区| 亚洲色图欧洲色图| 成人av网站在线观看| 久久精品一区四区| 国产一区二区三区在线观看精品 | 欧美大片在线观看一区| 午夜av电影一区| 欧美日韩国产影片| 亚洲香蕉伊在人在线观| 在线免费观看视频一区| 亚洲精品免费一二三区| 色综合夜色一区| 亚洲人一二三区| 色综合中文字幕国产| 中文字幕第一区二区| 国产激情91久久精品导航| 久久综合九色综合欧美亚洲| 蜜桃av一区二区在线观看| 日韩欧美一级精品久久| 久久 天天综合| 2欧美一区二区三区在线观看视频 337p粉嫩大胆噜噜噜噜噜91av | 久久精品免费在线观看| 奇米在线7777在线精品| 欧美mv和日韩mv的网站| 国产电影一区二区三区| 中文字幕一区在线观看视频| 日本精品一级二级| 水蜜桃久久夜色精品一区的特点| 欧美疯狂性受xxxxx喷水图片| 日韩电影在线观看网站| 精品99一区二区| 成人亚洲精品久久久久软件| 亚洲天堂久久久久久久| 欧美日韩精品久久久| 久久成人免费网站| 日本一区二区三区久久久久久久久不 | 在线免费观看不卡av| 五月激情综合网| 久久日韩粉嫩一区二区三区| 五月天精品一区二区三区| 在线播放一区二区三区| 日韩av中文在线观看| 久久久国产精品午夜一区ai换脸| 国产精品影视在线观看| 国产精品婷婷午夜在线观看| 99久久久久久| 亚洲午夜一区二区三区| 欧美一区二区三级| 成av人片一区二区| 亚洲一二三专区| 日韩视频一区二区三区| 国内精品第一页| 国产欧美精品一区| 91久久奴性调教| 日韩成人免费电影| 久久久亚洲精品石原莉奈| 成人爱爱电影网址| 日韩黄色片在线观看| 久久综合久久综合久久综合| 成人一级片在线观看| 一区2区3区在线看| 欧美tickling网站挠脚心| 国产成人一区在线| 亚洲国产综合在线| 精品成人在线观看| 在线精品视频一区二区三四| 免费成人在线观看视频| 中文成人av在线| 欧美日韩精品一区二区| 国产一区 二区| 久久久影视传媒| 色视频欧美一区二区三区| 久久精品国产精品亚洲精品| 久久蜜桃一区二区| 久久亚区不卡日本| 欧美日韩国产免费| 色噜噜偷拍精品综合在线| 国产一区二区三区香蕉| 亚洲国产成人高清精品| 国产精品日韩成人| 日韩免费观看2025年上映的电影| av在线不卡电影| 久久99久久久久久久久久久| 国产欧美精品一区aⅴ影院| 2022国产精品视频| 欧美精品少妇一区二区三区| 成人一级黄色片| 久88久久88久久久| 五月天亚洲精品| 一区二区三区四区精品在线视频 | 国产精品伊人色| 日韩一区精品视频| 一区二区欧美在线观看| 国产欧美一区二区精品忘忧草| 欧美浪妇xxxx高跟鞋交| 91亚洲精品久久久蜜桃| 国产精品1区2区| 精品一区二区综合| 久久国产视频网| 日本最新不卡在线| 亚洲成人久久影院| 亚洲毛片av在线| 国产精品福利一区二区| 久久久www免费人成精品| 欧美一级一区二区| 91精品国产黑色紧身裤美女| 欧美一区二区网站| 欧美美女直播网站| 欧美色偷偷大香| 欧美四级电影网| 欧美三级日韩三级国产三级| 91在线视频网址| www.色综合.com| 成人精品视频一区二区三区尤物| 韩国视频一区二区| 亚洲一区二区三区四区五区黄| 视频一区欧美精品| 日韩av网站免费在线| 日韩主播视频在线| 性做久久久久久| 日韩一区在线看| 最新久久zyz资源站| 亚洲精品免费在线播放| 亚洲另类在线一区| 一区二区三区国产豹纹内裤在线| 亚洲人吸女人奶水| 亚洲一区二区美女| 图片区小说区国产精品视频| 男女男精品视频| 精东粉嫩av免费一区二区三区| 极品少妇xxxx偷拍精品少妇| 国产成人综合视频| 一本久久a久久精品亚洲| 欧美影院精品一区| 日韩午夜电影av| 国产精品视频麻豆| 国产欧美视频在线观看| 中国色在线观看另类| 亚洲嫩草精品久久| 免费在线观看视频一区| 韩国成人福利片在线播放| 久久激情五月激情| 在线区一区二视频| 精品国免费一区二区三区| 国产精品网曝门| 亚洲123区在线观看| 极品少妇xxxx偷拍精品少妇| 色悠悠亚洲一区二区| 亚洲丝袜美腿综合| 亚洲成人自拍网| 国产一区三区三区| 色综合咪咪久久| 精品少妇一区二区三区日产乱码 | 久久精品国产一区二区三| 国产91精品在线观看| 色婷婷精品大在线视频| 精品福利一区二区三区| 亚洲精品乱码久久久久久日本蜜臀| 五月婷婷综合网| 高清不卡一二三区| 精品999在线播放| 亚洲在线中文字幕| 福利91精品一区二区三区| 欧美网站大全在线观看| 欧美国产一区视频在线观看| 亚洲国产成人av网| 国产成人免费网站| 精品国产在天天线2019| 亚洲一二三级电影| 国产a久久麻豆| 欧美一级高清大全免费观看| 一区二区三区在线观看网站| 国产乱子伦视频一区二区三区| 色综合视频在线观看| 亚洲色图一区二区三区|