亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? hd64572.h

?? 底層驅(qū)動(dòng)開發(fā)
?? H
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
/* * hd64572.h	Description of the Hitachi HD64572 (SCA-II), valid for  * 		CPU modes 0 & 2. * * Author:	Ivan Passos <ivan@cyclades.com> * * Copyright:   (c) 2000-2001 Cyclades Corp. * *	This program is free software; you can redistribute it and/or *	modify it under the terms of the GNU General Public License *	as published by the Free Software Foundation; either version *	2 of the License, or (at your option) any later version. * * $Log: hd64572.h,v $ * Revision 3.1  2001/06/15 12:41:10  regina * upping major version number * * Revision 1.1.1.1  2001/06/13 20:24:49  daniela * PC300 initial CVS version (3.4.0-pre1) * * Revision 1.0 2000/01/25 ivan * Initial version. * */#ifndef __HD64572_H#define __HD64572_H/* Illegal Access Register */#define	ILAR	0x00/* Wait Controller Registers */#define PABR0L	0x20	/* Physical Addr Boundary Register 0 L */#define PABR0H	0x21	/* Physical Addr Boundary Register 0 H */#define PABR1L	0x22	/* Physical Addr Boundary Register 1 L */#define PABR1H	0x23	/* Physical Addr Boundary Register 1 H */#define WCRL	0x24	/* Wait Control Register L */#define WCRM	0x25	/* Wait Control Register M */#define WCRH	0x26	/* Wait Control Register H *//* Interrupt Registers */#define IVR	0x60	/* Interrupt Vector Register */#define IMVR	0x64	/* Interrupt Modified Vector Register */#define ITCR	0x68	/* Interrupt Control Register */#define ISR0	0x6c	/* Interrupt Status Register 0 */#define ISR1	0x70	/* Interrupt Status Register 1 */#define IER0	0x74	/* Interrupt Enable Register 0 */#define IER1	0x78	/* Interrupt Enable Register 1 *//* Register Access Macros (chan is 0 or 1 in _any_ case) */#define	M_REG(reg, chan)	(reg + 0x80*chan)		/* MSCI */#define	DRX_REG(reg, chan)	(reg + 0x40*chan)		/* DMA Rx */#define	DTX_REG(reg, chan)	(reg + 0x20*(2*chan + 1))	/* DMA Tx */#define	TRX_REG(reg, chan)	(reg + 0x20*chan)		/* Timer Rx */#define	TTX_REG(reg, chan)	(reg + 0x10*(2*chan + 1))	/* Timer Tx */#define	ST_REG(reg, chan)	(reg + 0x80*chan)		/* Status Cnt */#define IR0_DRX(val, chan)	((val)<<(8*(chan)))		/* Int DMA Rx */#define IR0_DTX(val, chan)	((val)<<(4*(2*chan + 1)))	/* Int DMA Tx */#define IR0_M(val, chan)	((val)<<(8*(chan)))		/* Int MSCI *//* MSCI Channel Registers */#define MSCI0_OFFSET 0x00#define MSCI1_OFFSET 0x80#define MD0	0x138	/* Mode reg 0 */#define MD1	0x139	/* Mode reg 1 */#define MD2	0x13a	/* Mode reg 2 */#define MD3	0x13b	/* Mode reg 3 */#define CTL	0x130	/* Control reg */#define RXS	0x13c	/* RX clock source */#define TXS	0x13d	/* TX clock source */#define EXS	0x13e	/* External clock input selection */#define TMCT	0x144	/* Time constant (Tx) */#define TMCR	0x145	/* Time constant (Rx) */#define CMD	0x128	/* Command reg */#define ST0	0x118	/* Status reg 0 */#define ST1	0x119	/* Status reg 1 */#define ST2	0x11a	/* Status reg 2 */#define ST3	0x11b	/* Status reg 3 */#define ST4	0x11c	/* Status reg 4 */#define FST	0x11d	/* frame Status reg  */#define IE0	0x120	/* Interrupt enable reg 0 */#define IE1	0x121	/* Interrupt enable reg 1 */#define IE2	0x122	/* Interrupt enable reg 2 */#define IE4	0x124	/* Interrupt enable reg 4 */#define FIE	0x125	/* Frame Interrupt enable reg  */#define SA0	0x140	/* Syn Address reg 0 */#define SA1	0x141	/* Syn Address reg 1 */#define IDL	0x142	/* Idle register */#define TRBL	0x100	/* TX/RX buffer reg L */ #define TRBK	0x101	/* TX/RX buffer reg K */ #define TRBJ	0x102	/* TX/RX buffer reg J */ #define TRBH	0x103	/* TX/RX buffer reg H */ #define TRC0	0x148	/* TX Ready control reg 0 */ #define TRC1	0x149	/* TX Ready control reg 1 */ #define RRC	0x14a	/* RX Ready control reg */ #define CST0	0x108	/* Current Status Register 0 */ #define CST1	0x109	/* Current Status Register 1 */ #define CST2	0x10a	/* Current Status Register 2 */ #define CST3	0x10b	/* Current Status Register 3 */ #define GPO	0x131	/* General Purpose Output Pin Ctl Reg */#define TFS	0x14b	/* Tx Start Threshold Ctl Reg */#define TFN	0x143	/* Inter-transmit-frame Time Fill Ctl Reg */#define TBN	0x110	/* Tx Buffer Number Reg */#define RBN	0x111	/* Rx Buffer Number Reg */#define TNR0	0x150	/* Tx DMA Request Ctl Reg 0 */#define TNR1	0x151	/* Tx DMA Request Ctl Reg 1 */#define TCR	0x152	/* Tx DMA Critical Request Reg */#define RNR	0x154	/* Rx DMA Request Ctl Reg */#define RCR	0x156	/* Rx DMA Critical Request Reg *//* Timer Registers */#define TIMER0RX_OFFSET 0x00#define TIMER0TX_OFFSET 0x10#define TIMER1RX_OFFSET 0x20#define TIMER1TX_OFFSET 0x30#define TCNTL	0x200	/* Timer Upcounter L */#define TCNTH	0x201	/* Timer Upcounter H */#define TCONRL	0x204	/* Timer Constant Register L */#define TCONRH	0x205	/* Timer Constant Register H */#define TCSR	0x206	/* Timer Control/Status Register */#define TEPR	0x207	/* Timer Expand Prescale Register *//* DMA registers */#define PCR		0x40		/* DMA priority control reg */#define DRR		0x44		/* DMA reset reg */#define DMER		0x07		/* DMA Master Enable reg */#define BTCR		0x08		/* Burst Tx Ctl Reg */#define BOLR		0x0c		/* Back-off Length Reg */#define DSR_RX(chan)	(0x48 + 2*chan)	/* DMA Status Reg (Rx) */#define DSR_TX(chan)	(0x49 + 2*chan)	/* DMA Status Reg (Tx) */#define DIR_RX(chan)	(0x4c + 2*chan)	/* DMA Interrupt Enable Reg (Rx) */#define DIR_TX(chan)	(0x4d + 2*chan)	/* DMA Interrupt Enable Reg (Tx) */#define FCT_RX(chan)	(0x50 + 2*chan)	/* Frame End Interrupt Counter (Rx) */#define FCT_TX(chan)	(0x51 + 2*chan)	/* Frame End Interrupt Counter (Tx) */#define DMR_RX(chan)	(0x54 + 2*chan)	/* DMA Mode Reg (Rx) */#define DMR_TX(chan)	(0x55 + 2*chan)	/* DMA Mode Reg (Tx) */#define DCR_RX(chan)	(0x58 + 2*chan)	/* DMA Command Reg (Rx) */#define DCR_TX(chan)	(0x59 + 2*chan)	/* DMA Command Reg (Tx) *//* DMA Channel Registers */#define DMAC0RX_OFFSET 0x00#define DMAC0TX_OFFSET 0x20#define DMAC1RX_OFFSET 0x40#define DMAC1TX_OFFSET 0x60#define DARL	0x80	/* Dest Addr Register L (single-block, RX only) */#define DARH	0x81	/* Dest Addr Register H (single-block, RX only) */#define DARB	0x82	/* Dest Addr Register B (single-block, RX only) */#define DARBH	0x83	/* Dest Addr Register BH (single-block, RX only) */#define SARL	0x80	/* Source Addr Register L (single-block, TX only) */#define SARH	0x81	/* Source Addr Register H (single-block, TX only) */#define SARB	0x82	/* Source Addr Register B (single-block, TX only) */#define DARBH	0x83	/* Source Addr Register BH (single-block, TX only) */#define BARL	0x80	/* Buffer Addr Register L (chained-block) */#define BARH	0x81	/* Buffer Addr Register H (chained-block) */#define BARB	0x82	/* Buffer Addr Register B (chained-block) */#define BARBH	0x83	/* Buffer Addr Register BH (chained-block) */#define CDAL	0x84	/* Current Descriptor Addr Register L */#define CDAH	0x85	/* Current Descriptor Addr Register H */#define CDAB	0x86	/* Current Descriptor Addr Register B */#define CDABH	0x87	/* Current Descriptor Addr Register BH */#define EDAL	0x88	/* Error Descriptor Addr Register L */#define EDAH	0x89	/* Error Descriptor Addr Register H */#define EDAB	0x8a	/* Error Descriptor Addr Register B */#define EDABH	0x8b	/* Error Descriptor Addr Register BH */#define BFLL	0x90	/* RX Buffer Length L (only RX) */#define BFLH	0x91	/* RX Buffer Length H (only RX) */#define BCRL	0x8c	/* Byte Count Register L */#define BCRH	0x8d	/* Byte Count Register H *//* Block Descriptor Structure */typedef struct {	unsigned long	next;		/* pointer to next block descriptor */	unsigned long	ptbuf;		/* buffer pointer */	unsigned short	len;		/* data length */	unsigned char	status;		/* status */	unsigned char	filler[5];	/* alignment filler (16 bytes) */ } pcsca_bd_t;/* Block Descriptor Structure */typedef struct {	u32 cp;			/* pointer to next block descriptor */	u32 bp;			/* buffer pointer */	u16 len;		/* data length */	u8 stat;		/* status */	u8 unused;		/* pads to 4-byte boundary */}pkt_desc;/*	Descriptor Status definitions:	Bit	Transmission	Reception	7	EOM		EOM	6	-		Short Frame	5	-		Abort	4	-		Residual bit	3	Underrun	Overrun		2	-		CRC	1	Ownership	Ownership	0	EOT		-*/#define DST_EOT		0x01	/* End of transmit command */#define DST_OSB		0x02	/* Ownership bit */#define DST_CRC		0x04	/* CRC Error */#define DST_OVR		0x08	/* Overrun */#define DST_UDR		0x08	/* Underrun */#define DST_RBIT	0x10	/* Residual bit */#define DST_ABT		0x20	/* Abort */#define DST_SHRT	0x40	/* Short Frame  */#define DST_EOM		0x80	/* End of Message  *//* Packet Descriptor Status bits */#define ST_TX_EOM     0x80	/* End of frame */#define ST_TX_UNDRRUN 0x08#define ST_TX_OWNRSHP 0x02#define ST_TX_EOT     0x01	/* End of transmition */#define ST_RX_EOM     0x80	/* End of frame */#define ST_RX_SHORT   0x40	/* Short frame */#define ST_RX_ABORT   0x20	/* Abort */#define ST_RX_RESBIT  0x10	/* Residual bit */#define ST_RX_OVERRUN 0x08	/* Overrun */#define ST_RX_CRC     0x04	/* CRC */#define ST_RX_OWNRSHP 0x02#define ST_ERROR_MASK 0x7C/* Status Counter Registers */#define CMCR	0x158	/* Counter Master Ctl Reg */#define TECNTL	0x160	/* Tx EOM Counter L */#define TECNTM	0x161	/* Tx EOM Counter M */#define TECNTH	0x162	/* Tx EOM Counter H */#define TECCR	0x163	/* Tx EOM Counter Ctl Reg */#define URCNTL	0x164	/* Underrun Counter L */#define URCNTH	0x165	/* Underrun Counter H */#define URCCR	0x167	/* Underrun Counter Ctl Reg */#define RECNTL	0x168	/* Rx EOM Counter L */#define RECNTM	0x169	/* Rx EOM Counter M */#define RECNTH	0x16a	/* Rx EOM Counter H */#define RECCR	0x16b	/* Rx EOM Counter Ctl Reg */#define ORCNTL	0x16c	/* Overrun Counter L */#define ORCNTH	0x16d	/* Overrun Counter H */#define ORCCR	0x16f	/* Overrun Counter Ctl Reg */#define CECNTL	0x170	/* CRC Counter L */#define CECNTH	0x171	/* CRC Counter H */#define CECCR	0x173	/* CRC Counter Ctl Reg */#define ABCNTL	0x174	/* Abort frame Counter L */#define ABCNTH	0x175	/* Abort frame Counter H */#define ABCCR	0x177	/* Abort frame Counter Ctl Reg */#define SHCNTL	0x178	/* Short frame Counter L */#define SHCNTH	0x179	/* Short frame Counter H */#define SHCCR	0x17b	/* Short frame Counter Ctl Reg */#define RSCNTL	0x17c	/* Residual bit Counter L */#define RSCNTH	0x17d	/* Residual bit Counter H */#define RSCCR	0x17f	/* Residual bit Counter Ctl Reg *//* Register Programming Constants */#define IR0_DMIC	0x00000001

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久精品国产色蜜蜜麻豆| 激情伊人五月天久久综合| 日韩一区二区三区在线观看 | 亚洲成人三级小说| 久久天天做天天爱综合色| 在线免费一区三区| 国产成人av福利| 日韩高清欧美激情| 亚洲三级电影全部在线观看高清| 日韩一区二区免费在线电影| 99re成人精品视频| 国产一区二区精品久久| 日韩影院免费视频| 一区二区三区免费观看| 国产精品全国免费观看高清| 日韩女优视频免费观看| 欧美日韩免费一区二区三区视频| 成人av综合在线| 国产精品中文字幕日韩精品 | 国产亚洲欧美日韩在线一区| 欧美精品丝袜久久久中文字幕| 99久久99精品久久久久久| 国产最新精品精品你懂的| 日本v片在线高清不卡在线观看| 伊人一区二区三区| 亚洲视频免费看| 国产精品色婷婷久久58| 久久网这里都是精品| 日韩午夜av一区| 日韩欧美成人一区二区| 91精品久久久久久久99蜜桃| 欧美色手机在线观看| 91浏览器入口在线观看| 99久久综合色| 92国产精品观看| 91丨国产丨九色丨pron| 白白色亚洲国产精品| 国产高清久久久久| 成人性视频免费网站| 成人国产电影网| aaa亚洲精品一二三区| 粉嫩一区二区三区在线看| 国产91富婆露脸刺激对白| 国产福利一区二区三区在线视频| 国产一区二区三区四区五区入口| 精品一区二区国语对白| 国产精品1024| 91小视频在线免费看| 色美美综合视频| 欧美日韩亚洲综合在线 欧美亚洲特黄一级| 91久久久免费一区二区| 欧美日韩亚洲国产综合| 宅男噜噜噜66一区二区66| 日韩视频中午一区| 国产性做久久久久久| 国产精品乱码一区二区三区软件 | 日韩欧美国产精品一区| 日韩免费电影一区| 国产亚洲人成网站| 亚洲特黄一级片| 亚洲第一狼人社区| 久久福利视频一区二区| 国产不卡在线视频| 91福利国产成人精品照片| 欧美日韩在线播放三区| 欧美电视剧在线看免费| 亚洲国产激情av| 亚洲综合色区另类av| 日本不卡123| 成人黄色av网站在线| 欧美亚洲综合一区| 欧美tk—视频vk| 国产精品国产三级国产普通话蜜臀| 亚洲一区二区视频| 久久99九九99精品| 97se亚洲国产综合自在线| 911精品国产一区二区在线| 久久先锋影音av鲁色资源网| 亚洲视频精选在线| 开心九九激情九九欧美日韩精美视频电影 | 欧美欧美午夜aⅴ在线观看| 亚洲精品一区二区三区99| 国产精品久久久久精k8| 日韩在线一区二区| 成人性视频免费网站| 欧美日韩精品一二三区| 中文字幕第一区第二区| 亚洲电影一级黄| www.亚洲精品| 欧美一区二区三区视频在线 | 日韩国产欧美一区二区三区| 粉嫩av亚洲一区二区图片| 欧美三区在线视频| 欧美国产欧美综合| 日韩成人午夜电影| 99久久夜色精品国产网站| 91精品国产麻豆| 一卡二卡欧美日韩| 成人一区在线看| 日韩情涩欧美日韩视频| 一区二区三区国产精华| 国产成人三级在线观看| 91精品国产综合久久久蜜臀粉嫩| 中文字幕中文在线不卡住| 精品一区中文字幕| 欧美日韩三级视频| 亚洲激情欧美激情| av在线播放不卡| 久久久久久久久久电影| 日欧美一区二区| 欧美日韩亚洲高清一区二区| 中文字幕一区二区不卡| 国产精华液一区二区三区| 日韩午夜在线观看| 日韩精品成人一区二区三区| 色老综合老女人久久久| 国产精品久久久久桃色tv| 国产一区啦啦啦在线观看| 51精品视频一区二区三区| 亚洲午夜一区二区| 色综合久久天天综合网| 久久久www免费人成精品| 韩国女主播成人在线观看| 欧美一区2区视频在线观看| 亚洲一区二区三区四区五区中文 | 午夜日韩在线电影| 在线免费精品视频| 一区二区三区日韩精品视频| 97精品国产97久久久久久久久久久久| 久久精品综合网| 国产一区 二区 三区一级| 欧美精品一区二区高清在线观看 | 国产精品视频第一区| 国产99精品国产| 久久久久久久久99精品| 国产精品亚洲一区二区三区妖精 | 久久久99精品免费观看不卡| 久久精品噜噜噜成人av农村| 欧美一区二区高清| 国内国产精品久久| 久久伊99综合婷婷久久伊| 国产裸体歌舞团一区二区| 久久久午夜精品理论片中文字幕| 国产激情一区二区三区四区 | 美脚の诱脚舐め脚责91| 欧美va天堂va视频va在线| 国产精品一区二区三区99| 国产亚洲自拍一区| av在线一区二区三区| 亚洲图片激情小说| 欧美色爱综合网| 老司机午夜精品99久久| 26uuu欧美日本| av激情成人网| 亚洲一区二区视频| 欧美不卡视频一区| 丁香啪啪综合成人亚洲小说 | 日韩丝袜美女视频| 国产精品亚洲视频| 亚洲美女在线一区| 欧美日本在线一区| 久久精品国产网站| 国产精品免费丝袜| 欧美日韩国产小视频在线观看| 日日摸夜夜添夜夜添国产精品 | 欧美成人综合网站| 成人久久视频在线观看| 一区二区三区日韩精品| 欧美一区二区视频在线观看2020 | 99精品偷自拍| 亚洲成年人影院| 久久久亚洲欧洲日产国码αv| 99精品国产91久久久久久| 亚洲第一在线综合网站| 久久久久久久久久电影| 在线精品亚洲一区二区不卡| 蜜臀va亚洲va欧美va天堂| 欧美国产精品专区| 欧美巨大另类极品videosbest | 久久色成人在线| 欧美在线影院一区二区| 激情综合网天天干| 亚洲一区在线观看免费观看电影高清| 日韩欧美国产一区二区在线播放 | 欧美一级一区二区| 国产成人一区在线| 亚洲动漫第一页| 精品国产免费人成在线观看| 色综合一区二区| 日本不卡不码高清免费观看| 国产一区不卡精品| 亚洲一区在线电影| 国产精品久久午夜夜伦鲁鲁| 欧美精品第一页| av中文字幕一区| 国产精品一区二区视频| 天堂蜜桃一区二区三区 | 亚洲国产视频一区| 欧美激情一区二区三区蜜桃视频 | 色8久久人人97超碰香蕉987|