亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? maichong.rpt

?? 這是我在ISP編程課上獨(dú)立編寫的一個(gè)采用模塊化+行為描述方式實(shí)現(xiàn)的可控脈沖發(fā)生器。程序有四個(gè)并行模塊:減數(shù)器&控制模塊(用于設(shè)置發(fā)生脈沖數(shù)量并記數(shù)
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                               d:\isp\maichong\maichong.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 12/15/2008 10:22:05

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


MAICHONG


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

maichong  EPF10K10LC84-3   10     26     0    0         0  %    52       9  %

User Pins:                 10     26     0  



Project Information                               d:\isp\maichong\maichong.rpt

** FILE HIERARCHY **



|lpm_add_sub:112|
|lpm_add_sub:112|addcore:adder|
|lpm_add_sub:112|altshift:result_ext_latency_ffs|
|lpm_add_sub:112|altshift:carry_ext_latency_ffs|
|lpm_add_sub:112|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:302|
|lpm_add_sub:302|addcore:adder|
|lpm_add_sub:302|altshift:result_ext_latency_ffs|
|lpm_add_sub:302|altshift:carry_ext_latency_ffs|
|lpm_add_sub:302|altshift:oflow_ext_latency_ffs|
|fenpin:u1|


Device-Specific Information:                      d:\isp\maichong\maichong.rpt
maichong

***** Logic for device 'maichong' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                             l     l                                            
                             c     c                                      ^     
                             d     d                                      C     
                 R  R     R  c     c     R                 R  R  R        O     
                 E  E     E  o     o     E                 E  E  E        N     
                 S  S     S  n     n  V  S              G  S  S  S        F     
                 E  E     E  t     t  C  E              N  E  E  E        _  ^  
                 R  R     R  r     r  C  R  l        l  D  R  R  R  d  #  D  n  
                 V  V     V  o     o  I  V  o  c     c  I  V  V  V  i  T  O  C  
                 E  E  D  E  l  D  l  N  E  a  l  D  d  N  E  E  E  s  C  N  E  
                 D  D  4  D  3  3  5  T  D  d  k  0  3  T  D  D  D  4  K  E  O  
               -----------------------------------------------------------------_ 
             /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
     ^DATA0 | 12                                                              74 | #TDO 
      ^DCLK | 13                                                              73 | D6 
       ^nCE | 14                                                              72 | dis6 
       #TDI | 15                                                              71 | lcd2 
         D7 | 16                                                              70 | dis5 
       dis7 | 17                                                              69 | lcd6 
       test | 18                                                              68 | GNDINT 
       lcd1 | 19                                                              67 | RESERVED 
     VCCINT | 20                                                              66 | dis3 
   RESERVED | 21                                                              65 | dis2 
       dis1 | 22                        EPF10K10LC84-3                        64 | dis0 
   RESERVED | 23                                                              63 | VCCINT 
lcdcontrol7 | 24                                                              62 | lcdcontrol4 
       pout | 25                                                              61 | RESERVED 
     GNDINT | 26                                                              60 | lcdcontrol6 
   RESERVED | 27                                                              59 | RESERVED 
lcdcontrol1 | 28                                                              58 | RESERVED 
   RESERVED | 29                                                              57 | #TMS 
   RESERVED | 30                                                              56 | #TRST 
     ^MSEL0 | 31                                                              55 | ^nSTATUS 
     ^MSEL1 | 32                                                              54 | RESERVED 
            |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
              ------------------------------------------------------------------ 
                 V  ^  R  R  l  l  R  V  G  D  D  D  V  G  l  R  l  R  R  l  l  
                 C  n  E  E  c  c  E  C  N  5  1  2  C  N  c  E  c  E  E  c  c  
                 C  C  S  S  d  d  S  C  D           C  D  d  S  d  S  S  d  d  
                 I  O  E  E  c  7  E  I  I           I  I  5  E  c  E  E  4  0  
                 N  N  R  R  o     R  N  N           N  N     R  o  R  R        
                 T  F  V  V  n     V  T  T           T  T     V  n  V  V        
                    I  E  E  t     E                          E  t  E  E        
                    G  D  D  r     D                          D  r  D  D        
                             o                                   o              
                             l                                   l              
                             0                                   2              


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      d:\isp\maichong\maichong.rpt
maichong

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A7       6/ 8( 75%)   1/ 8( 12%)   3/ 8( 37%)    1/2    1/2       8/22( 36%)   
A8       7/ 8( 87%)   0/ 8(  0%)   2/ 8( 25%)    1/2    1/2       4/22( 18%)   
A9       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    1/2       5/22( 22%)   
A14      8/ 8(100%)   3/ 8( 37%)   5/ 8( 62%)    1/2    0/2       5/22( 22%)   
A17      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       6/22( 27%)   
A20      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    0/2    0/2       8/22( 36%)   
B24      7/ 8( 87%)   2/ 8( 25%)   4/ 8( 50%)    1/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            30/53     ( 56%)
Total logic cells used:                         52/576    (  9%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.19/4    ( 79%)
Total fan-in:                                 166/2304    (  7%)

Total input pins required:                      10
Total input I/O cell registers required:         0
Total output pins required:                     26
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     52
Total flipflops required:                       17
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        13/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   6   7   8   0   0   0   0   0   8   0   0   8   0   0   8   0   0   0   0     45/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   7      7/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   6   7   8   0   0   0   0   0   8   0   0   8   0   0   8   0   0   0   7     52/0  



Device-Specific Information:                      d:\isp\maichong\maichong.rpt
maichong

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    1  clk
  84      -     -    -    --      INPUT                0    0    0    1  D0
  43      -     -    -    --      INPUT                0    0    0    1  D1
  44      -     -    -    --      INPUT                0    0    0    1  D2
   6      -     -    -    04      INPUT                0    0    0    1  D3
   9      -     -    -    02      INPUT                0    0    0    1  D4
  42      -     -    -    --      INPUT                0    0    0    1  D5
  73      -     -    A    --      INPUT                0    0    0    1  D6
  16      -     -    A    --      INPUT                0    0    0    1  D7
   2      -     -    -    --      INPUT  G             0    0    0    1  load


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      d:\isp\maichong\maichong.rpt
maichong

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  64      -     -    B    --     OUTPUT                0    1    0    0  dis0
  22      -     -    B    --     OUTPUT                0    1    0    0  dis1
  65      -     -    B    --     OUTPUT                0    1    0    0  dis2
  66      -     -    B    --     OUTPUT                0    1    0    0  dis3
  78      -     -    -    24     OUTPUT                0    1    0    0  dis4
  70      -     -    A    --     OUTPUT                0    1    0    0  dis5
  72      -     -    A    --     OUTPUT                0    1    0    0  dis6
  17      -     -    A    --     OUTPUT                0    1    0    0  dis7
  37      -     -    -    09     OUTPUT                0    0    0    0  lcdcontrol0
  28      -     -    C    --     OUTPUT                0    0    0    0  lcdcontrol1
  49      -     -    -    16     OUTPUT                0    0    0    0  lcdcontrol2
   7      -     -    -    03     OUTPUT                0    0    0    0  lcdcontrol3
  62      -     -    C    --     OUTPUT                0    0    0    0  lcdcontrol4
   5      -     -    -    05     OUTPUT                0    0    0    0  lcdcontrol5
  60      -     -    C    --     OUTPUT                0    0    0    0  lcdcontrol6
  24      -     -    B    --     OUTPUT                0    0    0    0  lcdcontrol7
  53      -     -    -    20     OUTPUT                0    1    0    0  lcd0
  19      -     -    A    --     OUTPUT                0    1    0    0  lcd1
  71      -     -    A    --     OUTPUT                0    1    0    0  lcd2
  83      -     -    -    13     OUTPUT                0    1    0    0  lcd3
  52      -     -    -    19     OUTPUT                0    1    0    0  lcd4
  47      -     -    -    14     OUTPUT                0    1    0    0  lcd5
  69      -     -    A    --     OUTPUT                0    1    0    0  lcd6
  38      -     -    -    10     OUTPUT                0    0    0    0  lcd7
  25      -     -    B    --     OUTPUT                0    1    0    0  pout
  18      -     -    A    --     OUTPUT                0    1    0    0  test


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                      d:\isp\maichong\maichong.rpt
maichong

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    A    07       SOFT    s   !       1    0    0    1  load~1
   -      1     -    A    09        OR2                0    2    0    3  |LPM_ADD_SUB:112|addcore:adder|pcarry1
   -      4     -    A    09        OR2                0    2    0    3  |LPM_ADD_SUB:112|addcore:adder|pcarry2
   -      6     -    A    07        OR2                0    3    0    4  |LPM_ADD_SUB:112|addcore:adder|pcarry4
   -      5     -    A    08        OR2                0    2    0    1  |LPM_ADD_SUB:112|addcore:adder|pcarry5
   -      1     -    A    08        OR2                0    3    0    2  |LPM_ADD_SUB:112|addcore:adder|pcarry6
   -      1     -    A    14       AND2                0    3    0    3  |LPM_ADD_SUB:302|addcore:adder|:125
   -      4     -    B    24       AND2                0    3    0    3  |LPM_ADD_SUB:302|addcore:adder|:133
   -      5     -    A    07       DFFE   +            0    4    1    1  control (:38)
   -      7     -    B    24       DFFE                0    4    1    1  pcount0 (:39)
   -      1     -    B    24       DFFE                0    3    1    2  pcount1 (:40)
   -      5     -    B    24       DFFE                0    2    1    3  pcount2 (:41)
   -      3     -    B    24       DFFE                0    3    1    2  pcount3 (:42)
   -      2     -    B    24       DFFE                0    2    1    4  pcount4 (:43)
   -      5     -    A    17       DFFE                0    3    1   14  pcount5 (:44)
   -      3     -    A    17       DFFE                0    2    1   14  pcount6 (:45)
   -      2     -    A    14       DFFE                0    1    1   13  pcount7 (:46)
   -      4     -    A    08       DFFE   +            1    2    0    2  count0~182 (:76)
   -      7     -    A    08       DFFE   +            1    2    0    2  count1~182 (:77)
   -      3     -    A    08       DFFE   +            1    2    0    3  count2~182 (:78)
   -      2     -    A    07       DFFE   +            1    1    0    2  count3~182 (:79)
   -      3     -    A    09       DFFE   +            1    2    0    3  count4~182 (:80)
   -      2     -    A    09       DFFE   +            1    2    0    2  count5~182 (:81)
   -      5     -    A    09       DFFE   +            1    2    0    2  count6~182 (:82)
   -      6     -    A    09       DFFE   +            1    1    0    3  count7~182 (:83)
   -      2     -    A    08        OR2        !       0    2    0   10  :94
   -      1     -    A    07        OR2                0    4    0    2  :141

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线免费观看一区| 一本久久a久久精品亚洲| 久久精品人人做人人爽97| 三级在线观看一区二区| 26uuu另类欧美| 99久久精品国产毛片| 午夜精品久久久久久| 欧美videossexotv100| av不卡免费电影| 日本欧美一区二区三区乱码| 国产精品无人区| 成人免费毛片aaaaa**| 国产精品久久久久久亚洲伦| 欧美日韩国产精选| 成人免费黄色在线| 视频在线观看国产精品| 1024亚洲合集| 日韩精品在线一区| 在线精品视频一区二区| 男人的j进女人的j一区| 国产精品美女久久久久高潮| 欧美一区二区三区在线观看 | 国产成人在线视频免费播放| 亚洲免费电影在线| 久久综合久久鬼色中文字| 在线一区二区三区四区五区| 久久99精品久久久久久国产越南| 国产精品久久久久精k8| 欧美性色黄大片手机版| 国产69精品久久777的优势| 日本美女视频一区二区| 婷婷综合另类小说色区| 天天爽夜夜爽夜夜爽精品视频| 亚洲一区二区三区国产| 亚洲一区二区免费视频| 亚洲综合免费观看高清完整版| 亚洲欧美综合色| 中文字幕视频一区| 亚洲伦理在线免费看| 亚洲乱码国产乱码精品精98午夜 | 国产精品美女久久久久高潮| 久久久精品免费观看| 久久尤物电影视频在线观看| 欧美成人video| 久久日一线二线三线suv| 久久久久久毛片| 国产精品素人一区二区| 成人欧美一区二区三区白人| 亚洲日本丝袜连裤袜办公室| 亚洲精品国久久99热| 亚洲午夜久久久久久久久电影网 | 91婷婷韩国欧美一区二区| 成人一区在线看| 99久久精品国产观看| 色婷婷av久久久久久久| 欧美午夜电影网| 91精品国产一区二区三区蜜臀| 7777精品伊人久久久大香线蕉最新版| 91.xcao| 精品少妇一区二区三区在线视频| 精品国产凹凸成av人导航| 欧美国产视频在线| 亚洲激情在线激情| 视频一区在线播放| 国产激情视频一区二区在线观看| 成人黄色免费短视频| 91黄色免费看| 欧美一级欧美三级在线观看| 久久久九九九九| 亚洲久草在线视频| 老司机精品视频线观看86| 成人av电影在线| 欧美日韩国产综合草草| 久久久久久9999| 亚洲精品欧美激情| 韩日精品视频一区| 色素色在线综合| www久久精品| 亚洲午夜精品一区二区三区他趣| 极品少妇xxxx精品少妇| av电影天堂一区二区在线观看| 欧美日韩视频在线第一区| 国产欧美视频一区二区| 亚洲v中文字幕| 成人夜色视频网站在线观看| 欧美日韩一区视频| 欧美国产视频在线| 免费看欧美女人艹b| 91丨九色丨黑人外教| 日韩欧美一级在线播放| 一区二区三区鲁丝不卡| 国产精品资源在线看| 欧美日韩国产免费一区二区| 国产精品美女久久久久aⅴ国产馆| 天堂一区二区在线免费观看| 成人av在线播放网址| 精品国产青草久久久久福利| 亚洲综合在线观看视频| 国产成人日日夜夜| 日韩一级免费观看| 亚洲电影一级黄| 97se亚洲国产综合自在线观| 精品久久人人做人人爱| 亚洲成人手机在线| av激情成人网| 国产校园另类小说区| 日本成人在线网站| 欧美日韩一级二级三级| 亚洲欧美日韩精品久久久久| 国产69精品久久777的优势| 日韩欧美精品在线视频| 午夜久久久久久久久| 色激情天天射综合网| 亚洲欧美在线另类| 国产福利91精品一区| 日韩久久久精品| 日本不卡1234视频| 欧美少妇一区二区| 亚洲精品视频免费观看| 99久久精品一区| 日韩理论在线观看| av午夜精品一区二区三区| 欧美国产禁国产网站cc| 国产精品影视天天线| 久久亚洲私人国产精品va媚药| 美女视频第一区二区三区免费观看网站 | 91精品蜜臀在线一区尤物| 亚洲国产aⅴ天堂久久| 欧美在线观看禁18| 亚洲国产综合色| 欧美日韩久久不卡| 亚洲午夜一区二区| 欧美日韩国产首页| 奇米影视一区二区三区小说| 91麻豆精品国产91久久久更新时间 | 精品免费日韩av| 精品一区二区免费看| 精品久久久久久久一区二区蜜臀| 麻豆成人久久精品二区三区红 | 国产精品影视网| 日本一区二区三区免费乱视频| 国产成人小视频| 国产精品久线在线观看| 91在线国产福利| 一区二区三区美女视频| 欧美精品tushy高清| 日韩精品久久久久久| 日韩欧美国产不卡| 国产高清一区日本| 中文字幕一区三区| 欧美视频一区二区三区四区| 视频在线观看一区| 久久人人97超碰com| 不卡视频一二三四| 一二三四社区欧美黄| 欧美人牲a欧美精品| 国内精品视频一区二区三区八戒| 国产欧美日韩综合精品一区二区| 97久久精品人人做人人爽50路| 亚洲一区二区三区国产| 欧美一卡二卡在线| 国产成人99久久亚洲综合精品| 亚洲日本护士毛茸茸| 在线播放亚洲一区| 国产精一品亚洲二区在线视频| 亚洲欧美色图小说| 日韩欧美成人一区| 99久久er热在这里只有精品66| 亚洲午夜日本在线观看| www成人在线观看| 91蜜桃传媒精品久久久一区二区| 亚洲3atv精品一区二区三区| 日韩精品专区在线| 色呦呦国产精品| 免费久久99精品国产| 中文字幕巨乱亚洲| 欧美日本精品一区二区三区| 国产剧情一区二区| 亚洲一区二区三区四区五区黄 | 这里只有精品99re| 成人av电影在线网| 麻豆精品一区二区| 伊人婷婷欧美激情| 久久夜色精品一区| 欧美日韩美少妇| eeuss鲁片一区二区三区在线看| 日韩vs国产vs欧美| 亚洲欧美日韩精品久久久久| 精品国精品自拍自在线| 91豆麻精品91久久久久久| 韩国女主播成人在线| 亚洲成人动漫av| 中文字幕制服丝袜成人av| 日韩亚洲欧美一区| 一本色道久久综合狠狠躁的推荐 | 国产成人午夜精品5599| 亚洲第一在线综合网站| 国产精品免费视频网站| 欧美成人r级一区二区三区| 欧美日韩国产a|