?? jtdkz.map.rpt
字號:
Analysis & Synthesis report for jtdkz
Sun Jul 15 17:51:12 2007
Quartus II Version 7.0 Build 33 02/05/2007 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Analysis & Synthesis Summary
3. Analysis & Synthesis Settings
4. Analysis & Synthesis Source Files Read
5. Analysis & Synthesis Resource Usage Summary
6. Analysis & Synthesis Resource Utilization by Entity
7. State Machine - |jtdkz|ztj:u1|state
8. Registers Removed During Synthesis
9. General Register Statistics
10. Inverted Register Statistics
11. Parameter Settings for Inferred Entity Instance: ztj:u1|lpm_add_sub:Add0
12. Analysis & Synthesis Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files from any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+-----------------------------------------------------------------------+
; Analysis & Synthesis Summary ;
+-----------------------------+-----------------------------------------+
; Analysis & Synthesis Status ; Successful - Sun Jul 15 17:51:12 2007 ;
; Quartus II Version ; 7.0 Build 33 02/05/2007 SJ Full Version ;
; Revision Name ; jtdkz ;
; Top-level Entity Name ; jtdkz ;
; Family ; ACEX1K ;
; Total logic elements ; 72 ;
; Total pins ; 19 ;
; Total memory bits ; 0 ;
; Total PLLs ; 0 ;
+-----------------------------+-----------------------------------------+
+------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings ;
+----------------------------------------------------------+---------------+---------------+
; Option ; Setting ; Default Value ;
+----------------------------------------------------------+---------------+---------------+
; Device ; EP1K30TC144-3 ; ;
; Top-level entity name ; jtdkz ; jtdkz ;
; Family name ; ACEX1K ; Stratix ;
; Create Debugging Nodes for IP Cores ; Off ; Off ;
; Preserve fewer node names ; On ; On ;
; Disable OpenCore Plus hardware evaluation ; Off ; Off ;
; Verilog Version ; Verilog_2001 ; Verilog_2001 ;
; VHDL Version ; VHDL93 ; VHDL93 ;
; State Machine Processing ; Auto ; Auto ;
; Safe State Machine ; Off ; Off ;
; Extract Verilog State Machines ; On ; On ;
; Extract VHDL State Machines ; On ; On ;
; Ignore Verilog initial constructs ; Off ; Off ;
; Add Pass-Through Logic to Inferred RAMs ; On ; On ;
; NOT Gate Push-Back ; On ; On ;
; Power-Up Don't Care ; On ; On ;
; Remove Redundant Logic Cells ; Off ; Off ;
; Remove Duplicate Registers ; On ; On ;
; Ignore CARRY Buffers ; Off ; Off ;
; Ignore CASCADE Buffers ; Off ; Off ;
; Ignore GLOBAL Buffers ; Off ; Off ;
; Ignore ROW GLOBAL Buffers ; Off ; Off ;
; Ignore LCELL Buffers ; Off ; Off ;
; Ignore SOFT Buffers ; On ; On ;
; Limit AHDL Integers to 32 Bits ; Off ; Off ;
; Auto Implement in ROM ; Off ; Off ;
; Optimization Technique -- FLEX 10K/10KE/10KA/ACEX 1K ; Area ; Area ;
; Carry Chain Length -- FLEX 10K ; 32 ; 32 ;
; Cascade Chain Length ; 2 ; 2 ;
; Auto Carry Chains ; On ; On ;
; Auto Open-Drain Pins ; On ; On ;
; Auto ROM Replacement ; On ; On ;
; Auto RAM Replacement ; On ; On ;
; Auto Clock Enable Replacement ; On ; On ;
; Auto Resource Sharing ; Off ; Off ;
; Allow Any RAM Size For Recognition ; Off ; Off ;
; Allow Any ROM Size For Recognition ; Off ; Off ;
; Ignore translate_off and synthesis_off directives ; Off ; Off ;
; Show Parameter Settings Tables in Synthesis Report ; On ; On ;
; HDL message level ; Level2 ; Level2 ;
; Suppress Register Optimization Related Messages ; Off ; Off ;
; Number of Removed Registers Reported in Synthesis Report ; 100 ; 100 ;
; Use smart compilation ; Off ; Off ;
+----------------------------------------------------------+---------------+---------------+
+-------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+----------------------------------+-----------------+-----------------+--------------------------------------------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ;
+----------------------------------+-----------------+-----------------+--------------------------------------------------------------------+
; jtdkz.vhd ; yes ; User VHDL File ; C:/Documents and Settings/lsfy/桌面/jtdkz/jtdkz.vhd ;
; ztj.vhd ; yes ; User VHDL File ; C:/Documents and Settings/lsfy/桌面/jtdkz/ztj.vhd ;
; fenwei.vhd ; yes ; Other ; C:/Documents and Settings/lsfy/桌面/jtdkz/fenwei.vhd ;
; lpm_add_sub.tdf ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/lpm_add_sub.tdf ;
; addcore.inc ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/addcore.inc ;
; look_add.inc ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/look_add.inc ;
; bypassff.inc ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/bypassff.inc ;
; altshift.inc ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/altshift.inc ;
; alt_stratix_add_sub.inc ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/alt_stratix_add_sub.inc ;
; alt_mercury_add_sub.inc ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/alt_mercury_add_sub.inc ;
; aglobal70.inc ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/aglobal70.inc ;
; addcore.tdf ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/addcore.tdf ;
; a_csnbuffer.inc ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/a_csnbuffer.inc ;
; a_csnbuffer.tdf ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/a_csnbuffer.tdf ;
; altshift.tdf ; yes ; Megafunction ; g:/quartus/quartus/libraries/megafunctions/altshift.tdf ;
+----------------------------------+-----------------+-----------------+--------------------------------------------------------------------+
+---------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+-----------------------------------+---------+
; Resource ; Usage ;
+-----------------------------------+---------+
; Total logic elements ; 72 ;
; Total combinational functions ; 63 ;
; -- Total 4-input functions ; 28 ;
; -- Total 3-input functions ; 9 ;
; -- Total 2-input functions ; 18 ;
; -- Total 1-input functions ; 8 ;
; -- Total 0-input functions ; 0 ;
; Total registers ; 23 ;
; Total logic cells in carry chains ; 6 ;
; I/O pins ; 19 ;
; Maximum fan-out node ; clk1 ;
; Maximum fan-out ; 23 ;
; Total fan-out ; 264 ;
; Average fan-out ; 2.90 ;
+-----------------------------------+---------+
+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+---------------------------------------+-------------+--------------+-------------+------+--------------+-------------------+------------------+-----------------+------------+----------------------------------------------------------------------+
; Compilation Hierarchy Node ; Logic Cells ; LC Registers ; Memory Bits ; Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Packed LCs ; Full Hierarchy Name ;
+---------------------------------------+-------------+--------------+-------------+------+--------------+-------------------+------------------+-----------------+------------+----------------------------------------------------------------------+
; |jtdkz ; 72 (0) ; 23 ; 0 ; 19 ; 49 (0) ; 9 (0) ; 14 (0) ; 6 (0) ; 0 (0) ; |jtdkz ;
; |fenwei:u2| ; 25 (25) ; 0 ; 0 ; 0 ; 25 (25) ; 0 (0) ; 0 (0) ; 0 (0) ; 0 (0) ; |jtdkz|fenwei:u2 ;
; |ztj:u1| ; 47 (41) ; 23 ; 0 ; 0 ; 24 (18) ; 9 (9) ; 14 (14) ; 6 (0) ; 0 (0) ; |jtdkz|ztj:u1 ;
; |lpm_add_sub:Add0| ; 6 (0) ; 0 ; 0 ; 0 ; 6 (0) ; 0 (0) ; 0 (0) ; 6 (0) ; 0 (0) ; |jtdkz|ztj:u1|lpm_add_sub:Add0 ;
; |addcore:adder| ; 6 (1) ; 0 ; 0 ; 0 ; 6 (1) ; 0 (0) ; 0 (0) ; 6 (1) ; 0 (0) ; |jtdkz|ztj:u1|lpm_add_sub:Add0|addcore:adder ;
; |a_csnbuffer:result_node| ; 5 (5) ; 0 ; 0 ; 0 ; 5 (5) ; 0 (0) ; 0 (0) ; 5 (5) ; 0 (0) ; |jtdkz|ztj:u1|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node ;
+---------------------------------------+-------------+--------------+-------------+------+--------------+-------------------+------------------+-----------------+------------+----------------------------------------------------------------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
Encoding Type: One-Hot
+-------------------------------------------------+
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -