亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? modelsim.ini

?? USB v1.1 RTL and design specification
?? INI
?? 第 1 頁 / 共 2 頁
字號:
; Copyright 2006 Mentor Graphics Corporation
;
; All Rights Reserved.
;
; THIS WORK CONTAINS TRADE SECRET AND PROPRIETARY INFORMATION WHICH IS THE PROPERTY OF 
; MENTOR GRAPHICS CORPORATION OR ITS LICENSORS AND IS SUBJECT TO LICENSE TERMS.
;   

[Library]
std = $MODEL_TECH/../std
ieee = $MODEL_TECH/../ieee
verilog = $MODEL_TECH/../verilog
vital2000 = $MODEL_TECH/../vital2000
std_developerskit = $MODEL_TECH/../std_developerskit
synopsys = $MODEL_TECH/../synopsys
modelsim_lib = $MODEL_TECH/../modelsim_lib
sv_std = $MODEL_TECH/../sv_std
;vhdl_psl_checkers = $MODEL_TECH/../vhdl_psl_checkers       // Source files only for this release
;verilog_psl_checkers = $MODEL_TECH/../verilog_psl_checkers // Source files only for this release

[vcom]
; VHDL93 variable selects language version as the default. 
; Default is VHDL-2002.
; Value of 0 or 1987 for VHDL-1987.
; Value of 1 or 1993 for VHDL-1993.
; Default or value of 2 or 2002 for VHDL-2002.
VHDL93 = 2002

; Show source line containing error. Default is off.
; Show_source = 1

; Turn off unbound-component warnings. Default is on.
; Show_Warning1 = 0

; Turn off process-without-a-wait-statement warnings. Default is on.
; Show_Warning2 = 0

; Turn off null-range warnings. Default is on.
; Show_Warning3 = 0

; Turn off no-space-in-time-literal warnings. Default is on.
; Show_Warning4 = 0

; Turn off multiple-drivers-on-unresolved-signal warnings. Default is on.
; Show_Warning5 = 0

; Turn off optimization for IEEE std_logic_1164 package. Default is on.
; Optimize_1164 = 0

; Turn on resolving of ambiguous function overloading in favor of the
; "explicit" function declaration (not the one automatically created by
; the compiler for each type declaration). Default is off.
; The .ini file has Explicit enabled so that std_logic_signed/unsigned
; will match the behavior of synthesis tools.
Explicit = 1

; Turn off acceleration of the VITAL packages. Default is to accelerate.
; NoVital = 1

; Turn off VITAL compliance checking. Default is checking on.
; NoVitalCheck = 1

; Ignore VITAL compliance checking errors. Default is to not ignore.
; IgnoreVitalErrors = 1

; Turn off VITAL compliance checking warnings. Default is to show warnings.
; Show_VitalChecksWarnings = 0

; Turn off PSL assertion warning messages. Default is to show warnings.
; Show_PslChecksWarnings = 0

; Enable parsing of embedded PSL assertions. Default is enabled.
; EmbeddedPsl = 0

; Keep silent about case statement static warnings.
; Default is to give a warning.
; NoCaseStaticError = 1

; Keep silent about warnings caused by aggregates that are not locally static.
; Default is to give a warning.
; NoOthersStaticError = 1

; Treat as errors:
;   case statement static warnings
;   warnings caused by aggregates that are not locally static
; Overrides NoCaseStaticError, NoOthersStaticError settings.
; PedanticErrors = 1

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on some limited synthesis rule compliance checking. Checks only:
;    -- signals used (read) by a process must be in the sensitivity list
; CheckSynthesis = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Turns on lint-style checking.
; Show_Lint = 1

; Require the user to specify a configuration for all bindings,
; and do not generate a compile time default binding for the
; component. This will result in an elaboration error of
; 'component not bound' if the user fails to do so. Avoids the rare
; issue of a false dependency upon the unused default binding.
; RequireConfigForAllDefaultBinding = 1

; Perform default binding at compile time.
; Default is to do default binding at load time.
; BindAtCompile=1;

; Inhibit range checking on subscripts of arrays. Range checking on
; scalars defined with subtypes is inhibited by default.
; NoIndexCheck = 1

; Inhibit range checks on all (implicit and explicit) assignments to
; scalar objects defined with subtypes.
; NoRangeCheck = 1

; Run the 0in tools from within the simulator. 
; Default value set to 0. Please set it to 1 to invoke 0in.
; VcomZeroIn = 1

; Set the options to be passed to the 0in tools.
; Default value set to "". Please set it to appropriate options needed.
; VcomZeroInOptions = ""

; Turn off code coverage in VHDL subprograms. Default is on.
; CoverageNoSub = 0

; Automatically exclude VHDL case statement default branches. 
; Default is to not exclude.
; CoverExcludeDefault = 1

; Turn on code coverage in VHDL generate blocks. Default is off.
; CoverGenerate = 1

; Use this directory for compiler temporary files instead of "work/_temp"
; CompilerTempDir = /tmp

[vlog]

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn on `protect compiler directive processing.
; Default is to ignore `protect directives.
; Protect = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on Verilog hazard checking (order-dependent accessing of global vars).
; Default is off.
; Hazard = 1

; Turn on converting regular Verilog identifiers to uppercase. Allows case
; insensitivity for module names. Default is no conversion.
; UpCase = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Turns on lint-style checking.
; Show_Lint = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn on bad option warning. Default is off.
; Show_BadOptionWarning = 1

; Revert back to IEEE 1364-1995 syntax, default is 0 (off).
vlog95compat = 0

; Turn off PSL warning messages. Default is to show warnings.
; Show_PslChecksWarnings = 0

; Enable parsing of embedded PSL assertions. Default is enabled.
; EmbeddedPsl = 0

; Set the threshold for automatically identifying sparse Verilog memories.
; A memory with depth equal to or more than the sparse memory threshold gets
; marked as sparse automatically, unless specified otherwise in source code.
; The default is 0 (i.e. no memory is automatically given sparse status)
; SparseMemThreshold = 1048576 

; Set the maximum number of iterations permitted for a generate loop.
; Restricting this permits the implementation to recognize infinite
; generate loops.
; GenerateLoopIterationMax = 100000

; Set the maximum depth permitted for a recursive generate instantiation.
; Restricting this permits the implementation to recognize infinite
; recursions.
; GenerateRecursionDepthMax = 200

; Run the 0in tools from within the simulator. 
; Default value set to 0. Please set it to 1 to invoke 0in.
; VlogZeroIn = 1

; Set the options to be passed to the 0in tools.
; Default value set to "". Please set it to appropriate options needed.
; VlogZeroInOptions = ""

; Run the 0in tools from within the simulator. 
; Default value set to 0. Please set it to 1 to invoke 0in.
; VoptZeroIn = 1

; Set the options to be passed to the 0in tools.
; Default value set to "". Please set it to appropriate options needed.
; VoptZeroInOptions = ""

; Set the option to treat all files specified in a vlog invocation as a
; single compilation unit. The default value is set to 0 which will treat
; each file as a separate compilation unit as specified in the P1800 draft standard.
; MultiFileCompilationUnit = 1

; Automatically exclude Verilog case statement default branches. 
; Default is to not exclude.
; CoverExcludeDefault = 1

; Turn on code coverage in VLOG generate blocks. Default is off.
; CoverGenerate = 1

; Specify the override for the default value of "cross_num_print_missing"
; option for the Cross in Covergroups. If not specified then LRM default
; value of 0 (zero) is used. This is a compile time option.
; SVCrossNumPrintMissingDefault = 0

; Setting following to 1 would cause creation of variables which
; would represent the value of Coverpoint expressions. This is used
; in conjunction with "SVCoverpointExprVariablePrefix" option
; in the modelsim.ini
; EnableSVCoverpointExprVariable = 0

; Specify the override for the prefix used in forming the variable names
; which represent the Coverpoint expressions. This is used in conjunction with 
; "EnableSVCoverpointExprVariable" option of the modelsim.ini
; The default prefix is "expr".
; The variable name is
;    variable name => <prefix>_<coverpoint name>
; SVCoverpointExprVariablePrefix = expr

[sccom]
; Enable use of SCV include files and library.  Default is off.
; UseScv = 1

; Add C++ compiler options to the sccom command line by using this variable.
; CppOptions = -g

; Use custom C++ compiler located at this path rather than the default path.
; The path should point directly at a compiler executable.
; CppPath = /usr/bin/g++

; Enable verbose messages from sccom.  Default is off.
; SccomVerbose = 1

; sccom logfile.  Default is no logfile.
; SccomLogfile = sccom.log

; Enable use of SC_MS include files and library.  Default is off.
; UseScMs = 1

[vsim]

; vopt flow
; Set to turn on automatic optimization of a design.
; Default is on
VoptFlow = 1

; vopt automatic SDF
; If automatic design optimization is on, enables automatic compilation
; of SDF files.
; Default is on, uncomment to turn off.
; VoptAutoSDFCompile = 0

; Simulator resolution
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
Resolution = ns

; User time unit for run commands
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
; unit specified for Resolution. For example, if Resolution is 100ps,
; then UserTimeUnit defaults to ps.
; Should generally be set to default.
UserTimeUnit = default

; Default run length
RunLength = 100

; Maximum iterations that can be run without advancing simulation time
IterationLimit = 5000

; Control PSL and Verilog Assume directives during simulation
; Set SimulateAssumeDirectives = 0 to disable assume being simulated as asserts
; Set SimulateAssumeDirectives = 1 to enable assume simulation as asserts
; SimulateAssumeDirectives = 1 

; Control the simulation of PSL and SVA
; These switches can be overridden by the vsim command line switches:
;    -psl, -nopsl, -sva, -nosva.
; Set SimulatePSL = 0 to disable PSL simulation
; Set SimulatePSL = 1 to enable PSL simulation (default)
; SimulatePSL = 1 
; Set SimulateSVA = 0 to disable SVA simulation
; Set SimulateSVA = 1 to enable concurrent SVA simulation (default)
; SimulateSVA = 1 

; Directives to license manager can be set either as single value or as
; space separated multi-values:
; vhdl          Immediately reserve a VHDL license
; vlog          Immediately reserve a Verilog license
; plus          Immediately reserve a VHDL and Verilog license
; nomgc         Do not look for Mentor Graphics Licenses
; nomti         Do not look for Model Technology Licenses
; noqueue       Do not wait in the license queue when a license is not available
; viewsim       Try for viewer license but accept simulator license(s) instead
;               of queuing for viewer license (PE ONLY)
; noviewer	Disable checkout of msimviewer and vsim-viewer license 
;		features (PE ONLY)
; noslvhdl	Disable checkout of qhsimvh and vsim license features
; noslvlog	Disable checkout of qhsimvl and vsimvlog license features
; nomix		Disable checkout of msimhdlmix and hdlmix license features
; nolnl		Disable checkout of msimhdlsim and hdlsim license features
; mixedonly	Disable checkout of qhsimvh,qhsimvl,vsim,vsimvlog license 
;		features
; lnlonly	Disable checkout of qhsimvh,qhsimvl,vsim,vsimvlog,msimhdlmix,
;		hdlmix license features
; Single value:
; License = plus
; Multi-value:
; License = noqueue plus

; Stop the simulator after a VHDL/Verilog immediate assertion message
; 0 = Note  1 = Warning  2 = Error  3 = Failure  4 = Fatal
BreakOnAssertion = 3

; VHDL assertion Message Format
; %S - Severity Level 
; %R - Report Message
; %T - Time of assertion
; %D - Delta
; %I - Instance or Region pathname (if available)
; %i - Instance pathname with process
; %O - Process name
; %K - Kind of object path is to return: Instance, Signal, Process or Unknown
; %P - Instance or Region path without leaf process
; %F - File
; %L - Line number of assertion or, if assertion is in a subprogram, line
;      from which the call is made
; %% - Print '%' character
; If specific format for assertion level is defined, use its format.
; If specific format is not defined for assertion level:
; - and if failure occurs during elaboration, use AssertionFormatBreakLine;
; - and if assertion triggers a breakpoint (controlled by BreakOnAssertion
;   level), use AssertionFormatBreak;
; - otherwise, use AssertionFormat.
; AssertionFormatBreakLine = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F Line: %L\n"
; AssertionFormatBreak     = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormat          = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatNote      = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatWarning   = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatError     = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFail      = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFatal     = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"

; Assertion File - alternate file for storing VHDL/PSL/Verilog assertion messages
; AssertFile = assert.log


; Simulation Breakpoint messages
; This flag controls the display of function names when reporting the location
; where the simulator stops do to a breakpoint or fatal error.
; Example w/function name:  # Break in Process ctr at counter.vhd line 44
; Example wo/function name: # Break at counter.vhd line 44
ShowFunctions = 1


; Default radix for all windows and commands.
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
DefaultRadix = symbolic

; VSIM Startup command
; Startup = do startup.do

; File for saving command transcript

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美老肥妇做.爰bbww视频| 国产精品系列在线| 天堂成人免费av电影一区| 视频一区视频二区中文| 国产精品一卡二| 欧美日韩国产高清一区| 中文字幕的久久| 精品一区二区三区免费播放| 91老师片黄在线观看| 欧美成人伊人久久综合网| 一区二区三区欧美| 成人精品视频网站| 欧美大白屁股肥臀xxxxxx| 亚洲成av人片在线观看无码| 不卡的看片网站| 精品美女被调教视频大全网站| 亚洲一区二区精品3399| caoporm超碰国产精品| 久久久精品黄色| 国产在线一区二区综合免费视频| 欧美精品日韩精品| 亚洲欧美日韩在线播放| 高清不卡一二三区| 26uuu色噜噜精品一区二区| 日韩av二区在线播放| 欧美影院精品一区| 亚洲视频小说图片| 99精品视频一区二区| 国产精品网站在线| 国产91露脸合集magnet| 精品久久久久久久久久久院品网| 日韩国产欧美视频| 欧美日韩日日摸| 婷婷久久综合九色国产成人| 色av成人天堂桃色av| 亚洲激情一二三区| 日本网站在线观看一区二区三区| 精品国产乱码91久久久久久网站| 国产一区视频在线看| 久久综合色天天久久综合图片| 国产精品一卡二卡| 日本成人中文字幕在线视频| 五月天中文字幕一区二区| 中文字幕在线不卡一区二区三区| 欧美xxxx老人做受| 欧美一级高清片| 国模套图日韩精品一区二区 | 国产91精品免费| 亚洲国产综合在线| 日韩制服丝袜先锋影音| 亚洲蜜臀av乱码久久精品蜜桃| 国产精品一品二品| 99国产精品久久久久| 欧美日韩三级视频| 激情五月婷婷综合网| 精品成人一区二区三区四区| 欧美另类videos死尸| 欧美久久免费观看| 国产亚洲欧美日韩日本| 国产精品美女久久久久久久久久久 | 91亚洲精品久久久蜜桃网站| 在线精品亚洲一区二区不卡| 午夜不卡av免费| 麻豆91免费看| 国产精品污污网站在线观看| 97久久人人超碰| 日韩精品一二三区| 国产嫩草影院久久久久| 欧美性大战久久久久久久 | 国产精品911| 亚洲男人都懂的| 欧美一区二区三区色| 国产成都精品91一区二区三| 亚洲综合免费观看高清在线观看| 日韩三级伦理片妻子的秘密按摩| 高清国产一区二区三区| 首页国产丝袜综合| 中文字幕欧美日韩一区| 欧美精三区欧美精三区| 国产91在线看| 久久精品99久久久| 亚洲综合久久久| 国产视频一区在线观看 | 日韩二区在线观看| 日本一区二区视频在线观看| 欧美日本精品一区二区三区| 成人看片黄a免费看在线| 日韩精品色哟哟| 一区二区三区精品视频| 国产日本亚洲高清| 9191精品国产综合久久久久久| 成年人网站91| 成人一区二区三区在线观看| 美女一区二区视频| 婷婷综合五月天| 亚洲国产精品一区二区www在线| 国产精品久久久久一区| 久久伊人中文字幕| 欧美成人bangbros| 欧美一区二区三区系列电影| 色综合色狠狠天天综合色| 成人妖精视频yjsp地址| 国产在线播放一区| 奇米色777欧美一区二区| 亚洲综合在线免费观看| 亚洲卡通动漫在线| 日韩理论片一区二区| 中文字幕乱码一区二区免费| 国产视频亚洲色图| 久久无码av三级| 精品88久久久久88久久久| 777精品伊人久久久久大香线蕉| 欧美性大战xxxxx久久久| 欧美专区日韩专区| 欧美日韩国产高清一区二区三区 | 成人精品一区二区三区四区| 国产精品996| 97超碰欧美中文字幕| 91视频免费观看| 色视频欧美一区二区三区| 色综合久久综合网97色综合| 99国内精品久久| 精品视频在线看| 欧美老女人在线| 日韩三级在线观看| 精品国产污网站| 国产亚洲欧美日韩俺去了| 国产丝袜美腿一区二区三区| 国产精品欧美久久久久无广告| 亚洲国产精品成人综合色在线婷婷| 国产精品视频一二| 亚洲欧美aⅴ...| 日韩影院在线观看| 韩国av一区二区三区| 成人美女视频在线观看| 91成人在线精品| 欧美一级欧美一级在线播放| 久久亚洲欧美国产精品乐播| 国产日产欧美一区二区视频| 亚洲免费电影在线| 天堂蜜桃91精品| 国产成人午夜精品影院观看视频 | 亚洲国产日日夜夜| 另类小说图片综合网| 国产福利一区二区| 色美美综合视频| 欧美成人一区二区三区片免费| 国产精品免费看片| 日韩主播视频在线| 国产91精品一区二区麻豆网站| 在线观看91精品国产入口| 亚洲精品在线三区| 一区二区高清在线| 国产在线视频一区二区| 91看片淫黄大片一级| 欧美不卡在线视频| 亚洲自拍都市欧美小说| 欧美日韩中文字幕一区二区| 2020日本不卡一区二区视频| 亚洲美女屁股眼交| 韩日精品视频一区| 在线亚洲高清视频| 国产清纯美女被跳蛋高潮一区二区久久w| 一区二区三区**美女毛片| 国产在线精品一区在线观看麻豆| 欧美综合一区二区三区| 国产清纯美女被跳蛋高潮一区二区久久w | 久久久美女毛片| 亚洲一二三级电影| 国产精品性做久久久久久| 欧美日本韩国一区二区三区视频 | 91啪九色porn原创视频在线观看| 91精品国产色综合久久不卡蜜臀| 欧美国产欧美综合| 国产一区二区在线视频| 欧美日韩免费视频| 综合婷婷亚洲小说| 国产乱子伦视频一区二区三区| 69久久99精品久久久久婷婷| 一区二区三区四区蜜桃| 东方欧美亚洲色图在线| 日韩免费在线观看| 午夜精品免费在线观看| 日本丶国产丶欧美色综合| 国产精品久线在线观看| 激情国产一区二区| 日韩精品一区二区三区视频播放| 亚洲福利一区二区| 欧美伊人精品成人久久综合97| 国产精品视频一二| 成人app在线| 国产精品国产三级国产普通话蜜臀| 国产一区二区在线免费观看| 日韩亚洲欧美中文三级| 亚洲一区免费在线观看| 91福利国产成人精品照片| 一区二区三区在线观看网站| 97久久超碰国产精品电影| 亚洲欧洲av色图| 91在线免费播放|