亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TI DSP2812的PWM調(diào)制輸出的簡單應用實例.
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美成人女星排名| 欧美一区二区三区视频在线| 国产日韩欧美综合在线| 国产原创一区二区三区| 2欧美一区二区三区在线观看视频| 国产一区亚洲一区| 国产婷婷精品av在线| 成人在线视频一区二区| 中文字幕一区二区三区精华液 | 成人免费在线播放视频| 91视频在线看| 图片区小说区国产精品视频| 91精品国产综合久久小美女| 国产酒店精品激情| 国产精品久久久99| 欧美在线看片a免费观看| 日本美女视频一区二区| 欧美激情中文不卡| 欧美中文字幕一区二区三区| 麻豆精品一区二区av白丝在线| 久久久久久久综合| 色国产综合视频| 九色综合狠狠综合久久| 日韩一区中文字幕| 日韩一区二区免费高清| 99久久er热在这里只有精品15| 午夜久久久久久电影| 久久综合九色综合欧美98| 91蝌蚪porny九色| 精品一区二区免费在线观看| 中文字幕亚洲精品在线观看| 欧美一级一区二区| 91在线观看下载| 久久精品理论片| 亚洲精品va在线观看| 精品三级在线观看| 欧美视频在线观看一区二区| 国产一区激情在线| 午夜视频一区二区| 国产精品国产三级国产普通话三级 | 日韩三级在线免费观看| 99国内精品久久| 国产一区视频网站| 日韩中文字幕不卡| 亚洲欧美日韩国产综合在线 | 成人avav在线| 狠狠v欧美v日韩v亚洲ⅴ| 亚洲成av人片| 亚洲美女免费视频| 久久天堂av综合合色蜜桃网| 欧美三级电影网| 99精品在线观看视频| 国产最新精品免费| 奇米精品一区二区三区在线观看 | 国产精品福利一区| 久久久久久一二三区| 91精品婷婷国产综合久久性色| 色哟哟亚洲精品| 成人av电影在线观看| 高清国产午夜精品久久久久久| 精品一区二区三区在线播放视频| 亚洲综合丝袜美腿| 亚洲男帅同性gay1069| 欧美高清在线一区二区| 久久精品欧美日韩精品| 久久人人爽爽爽人久久久| 日韩一区二区在线看| 欧美电影在线免费观看| 欧美日韩成人高清| 欧美日韩国产乱码电影| 欧美日韩一区三区四区| 欧美日韩在线播放一区| 欧美午夜影院一区| 欧美日韩中文国产| 欧美日本高清视频在线观看| 色美美综合视频| 在线亚洲精品福利网址导航| 欧美最猛性xxxxx直播| 欧美日精品一区视频| 欧洲一区二区三区在线| 欧美日本一区二区三区| 4438成人网| 日韩精品一区二区三区swag| 久久久亚洲午夜电影| 国产欧美一区二区三区鸳鸯浴| 国产婷婷色一区二区三区四区| 国产校园另类小说区| 17c精品麻豆一区二区免费| 樱桃国产成人精品视频| 亚洲不卡一区二区三区| 免费成人美女在线观看| 国产在线精品一区在线观看麻豆| 国产传媒日韩欧美成人| 一本久久综合亚洲鲁鲁五月天| 欧美在线视频全部完| 欧美区视频在线观看| 日韩一二三区不卡| 国产农村妇女毛片精品久久麻豆 | 国产91综合网| 91美女片黄在线观看| 5858s免费视频成人| 2020日本不卡一区二区视频| 国产精品色呦呦| 依依成人综合视频| 久久99久久精品| 91影院在线观看| 91精品黄色片免费大全| 日本一区二区三区免费乱视频| 亚洲四区在线观看| 美女视频免费一区| 成人av在线观| 91麻豆精品国产自产在线观看一区| 26uuu另类欧美亚洲曰本| 亚洲欧美日本在线| 蜜臀av性久久久久蜜臀av麻豆| 国产91露脸合集magnet| 欧美性受xxxx| 精品第一国产综合精品aⅴ| 国产精品日韩精品欧美在线| 日本欧美韩国一区三区| 99久久er热在这里只有精品66| 884aa四虎影成人精品一区| 国产免费久久精品| 亚洲第一二三四区| 成人精品免费看| 欧美一区二区女人| 亚洲精品你懂的| 国产风韵犹存在线视精品| 91麻豆精品国产| 一区二区三区成人在线视频| 国产在线精品一区二区不卡了| 欧美色爱综合网| 成人欧美一区二区三区小说| 激情六月婷婷久久| 欧美日本不卡视频| 亚洲麻豆国产自偷在线| 国产综合成人久久大片91| 欧美日韩成人综合在线一区二区| 中文字幕日本乱码精品影院| 国产老妇另类xxxxx| 日韩欧美国产不卡| 亚洲成人动漫av| 色噜噜久久综合| 中文字幕亚洲欧美在线不卡| 国产精品亚洲成人| 欧美v日韩v国产v| 日本色综合中文字幕| 欧美久久一二三四区| 亚洲免费在线观看| 成人激情小说网站| 国产日韩欧美a| 国产精品资源在线看| 久久亚洲综合av| 激情深爱一区二区| 精品国产区一区| 狠狠久久亚洲欧美| 久久久一区二区| 国产精品一区二区久久精品爱涩| 欧美电影免费提供在线观看| 免费成人av资源网| 日韩欧美自拍偷拍| 免费国产亚洲视频| 日韩精品一区二区三区蜜臀 | 九九视频精品免费| 欧美电视剧在线看免费| 日韩不卡手机在线v区| 欧美精品在欧美一区二区少妇| 亚洲va欧美va天堂v国产综合| 欧美色成人综合| 婷婷激情综合网| 日韩午夜激情电影| 国产一区二区在线观看免费| 精品国产在天天线2019| 国产精品66部| 国产精品美女久久久久久久久久久| av一二三不卡影片| 亚洲精品国产一区二区三区四区在线 | 欧美视频一区二区在线观看| 午夜影视日本亚洲欧洲精品| 欧美一级国产精品| 国产精品538一区二区在线| 国产精品丝袜一区| 欧美视频三区在线播放| 丝袜a∨在线一区二区三区不卡| 日韩视频一区二区在线观看| 久久99国产精品尤物| 国产精品乱码久久久久久 | 在线观看亚洲精品| 五月开心婷婷久久| 久久日一线二线三线suv| 国产成人av资源| 亚洲精品视频自拍| 欧美精品乱码久久久久久| 国产在线一区观看| 亚洲美女精品一区| 欧美成人三级在线| 91美女蜜桃在线| 久久精品国产精品亚洲红杏| 中文字幕日韩av资源站| 欧美人牲a欧美精品|