亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_ev.h

?? dsp2812的源程序
?? H
?? 第 1 頁 / 共 2 頁
字號:
//
//      TMDX ALPHA RELEASE
//      Intended for product evaluation purposes
//
//###########################################################################
//
// FILE:	DSP28_Ev.h
//
// TITLE:	DSP28 Device Event Manager Register Definitions.
//
//###########################################################################
//
//  Ver | dd mmm yyyy | Who  | Description of changes
// =====|=============|======|===============================================
//  0.55| 06 May 2002 | L.H. | EzDSP Alpha Release
//  0.56| 17 May 2002 | L.H. | Removed extra reserved word in EVA EVB reg file
//  0.57| 27 May 2002 | L.H. | No change
//###########################################################################

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 rsvd1:2;         // 5:4   reserved
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T1CMPOE:1;       // 4     Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕一区二区三区四区不卡 | 国产日产精品1区| 国产一区二区毛片| 欧美激情中文字幕| 99久久99久久免费精品蜜臀| 亚洲精品中文在线影院| 欧美男男青年gay1069videost | 青青青伊人色综合久久| 精品免费99久久| 国产馆精品极品| 亚洲免费观看高清完整版在线观看 | 六月丁香婷婷色狠狠久久| 久久麻豆一区二区| 91亚洲精华国产精华精华液| 性做久久久久久久免费看| 欧美体内she精高潮| 老司机精品视频在线| 国产精品欧美经典| 欧美另类高清zo欧美| 激情综合一区二区三区| 一区在线观看免费| 欧美一区二区黄色| 成人精品视频一区二区三区 | 中文在线一区二区 | 色综合久久久久| 蜜桃久久久久久| 中文字幕一区二区视频| 国产精品不卡在线观看| 色老汉一区二区三区| 久久丁香综合五月国产三级网站| 国产精品网站在线观看| 777奇米成人网| 成人网男人的天堂| 日韩专区在线视频| 国产精品免费视频网站| 欧美高清视频一二三区 | 国产一区二区三区综合| 亚洲欧美日韩精品久久久久| 日韩欧美一区电影| 99国产精品久久久久| 久久99精品久久只有精品| 亚洲男人都懂的| 26uuu国产在线精品一区二区| 色网综合在线观看| 九九精品视频在线看| 一区二区三区在线免费视频 | 亚洲精品视频在线| 欧美mv日韩mv国产| 在线一区二区三区四区| 狠狠色狠狠色综合系列| 亚洲va韩国va欧美va精品| 国产精品入口麻豆原神| 欧美大度的电影原声| 91成人免费网站| 成人性视频免费网站| 久久se精品一区精品二区| 亚洲一区二区三区自拍| 国产精品久久久久久久久果冻传媒 | 欧美电影免费观看高清完整版 | 久久久三级国产网站| 欧美乱妇20p| 色综合久久久久综合| 国产乱子轮精品视频| 天天操天天综合网| 亚洲欧美日本韩国| 日本一区二区三区视频视频| 日韩午夜中文字幕| 91久久精品一区二区| 成人黄色免费短视频| 激情综合一区二区三区| 日本aⅴ亚洲精品中文乱码| 亚洲综合视频网| 亚洲色大成网站www久久九九| 国产拍揄自揄精品视频麻豆| 日韩精品一区二区三区在线播放 | 欧美日韩卡一卡二| 色噜噜狠狠一区二区三区果冻| 成人深夜视频在线观看| 国产成人免费视频一区| 精品系列免费在线观看| 蜜桃在线一区二区三区| 婷婷夜色潮精品综合在线| 一区二区日韩电影| 亚洲精品国产精品乱码不99 | 久久精品国产一区二区三区免费看| 亚洲一区自拍偷拍| 亚洲婷婷在线视频| 成人免费一区二区三区视频 | 精品一区二区三区免费视频| 青青草精品视频| 天堂一区二区在线免费观看| 亚洲v精品v日韩v欧美v专区| 亚洲一区视频在线| 亚洲国产成人av网| 亚洲永久精品国产| 成人网在线播放| 国产福利一区二区三区| 国产永久精品大片wwwapp| 久久国产尿小便嘘嘘| 久久av老司机精品网站导航| 免费观看在线综合| 麻豆专区一区二区三区四区五区| 日韩av电影天堂| 欧美aa在线视频| 久久成人免费网| 国产综合久久久久影院| 国产激情偷乱视频一区二区三区| 国产精品资源站在线| 国产福利一区二区| 本田岬高潮一区二区三区| 91在线小视频| 欧美在线制服丝袜| 欧美精品一二三| 欧美一区二区精品久久911| 欧美不卡一区二区三区四区| 久久噜噜亚洲综合| 国产精品萝li| 亚洲黄色小视频| 亚洲成人福利片| 日本欧美加勒比视频| 国模娜娜一区二区三区| 成人精品小蝌蚪| 在线观看一区不卡| 欧美精品xxxxbbbb| 精品国产制服丝袜高跟| 国产亚洲一本大道中文在线| 国产三级三级三级精品8ⅰ区| 国产精品美女久久久久久久久久久 | 日韩欧美一区二区三区在线| 精品少妇一区二区三区在线播放| 久久久久久久久久看片| 综合久久综合久久| 亚洲bt欧美bt精品777| 久久99久久99精品免视看婷婷 | 美女视频网站久久| 国产夫妻精品视频| 91黄视频在线| 欧美一区二区成人| 中文欧美字幕免费| 亚洲成人自拍偷拍| 国产制服丝袜一区| 99久久精品国产网站| 欧美高清一级片在线| 久久久久国产一区二区三区四区| 最新不卡av在线| 日韩高清在线一区| 成人午夜伦理影院| 欧美日韩性生活| 精品国产凹凸成av人导航| 亚洲欧美一区二区三区国产精品| 日本午夜精品一区二区三区电影| 国产精品小仙女| 欧美午夜精品电影| 国产亚洲欧美一区在线观看| 亚洲另类在线视频| 另类调教123区 | 日韩三级中文字幕| 中文字幕五月欧美| 免费成人小视频| 91美女在线观看| 精品国产伦一区二区三区观看体验| 国产精品免费视频网站| 日产国产高清一区二区三区| 成人h动漫精品一区二区| 这里只有精品99re| 亚洲婷婷在线视频| 久久成人综合网| 欧洲一区二区av| 国产欧美日韩视频一区二区| 日韩在线一区二区三区| 成人午夜视频福利| 日韩视频123| 亚洲综合一区二区三区| 欧美剧情电影在线观看完整版免费励志电影 | av亚洲精华国产精华| 在线播放一区二区三区| 国产精品电影一区二区三区| 麻豆精品视频在线| 日本乱码高清不卡字幕| 久久久久久久久97黄色工厂| 婷婷久久综合九色综合伊人色| 成人a区在线观看| 精品av久久707| 偷拍亚洲欧洲综合| 91一区一区三区| 久久久精品国产免费观看同学| 亚洲第一狼人社区| 91在线观看美女| 欧美韩国日本综合| 毛片一区二区三区| 欧美日韩国产成人在线免费| 亚洲图片激情小说| 丁香另类激情小说| 精品电影一区二区| 三级影片在线观看欧美日韩一区二区 | 亚洲免费伊人电影| 成人免费观看男女羞羞视频| 精品国产乱码久久久久久久| 日产欧产美韩系列久久99| 欧美在线观看一区|