亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? s3c4510b.h

?? uboot1.3.0 for s3c2440, 支持nand flash啟動(dòng)
?? H
字號(hào):
#ifndef __HW_S3C4510_H#define __HW_S3C4510_H/* * Copyright (c) 2004	Cucy Systems (http://www.cucy.com) * Curt Brune <curt@cucy.com> * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * Description:   Samsung S3C4510B register layout *//*------------------------------------------------------------------------ *	  ASIC Address Definition *----------------------------------------------------------------------*//* L1 8KB on chip SRAM base address */#define SRAM_BASE       (0x03fe0000)/* Special Register Start Address After System Reset */#define REG_BASE	(0x03ff0000)#define SPSTR      	(REG_BASE)/* *********************** *//* System Manager Register *//* *********************** */#define REG_SYSCFG	(REG_BASE+0x0000)#define REG_CLKCON      (REG_BASE+0x3000)#define REG_EXTACON0	(REG_BASE+0x3008)#define REG_EXTACON1	(REG_BASE+0x300c)#define REG_EXTDBWTH	(REG_BASE+0x3010)#define REG_ROMCON0	(REG_BASE+0x3014)#define REG_ROMCON1	(REG_BASE+0x3018)#define REG_ROMCON2	(REG_BASE+0x301c)#define REG_ROMCON3	(REG_BASE+0x3020)#define REG_ROMCON4	(REG_BASE+0x3024)#define REG_ROMCON5	(REG_BASE+0x3028)#define REG_DRAMCON0	(REG_BASE+0x302c)#define REG_DRAMCON1	(REG_BASE+0x3030)#define REG_DRAMCON2	(REG_BASE+0x3034)#define REG_DRAMCON3	(REG_BASE+0x3038)#define REG_REFEXTCON	(REG_BASE+0x303c)/* *********************** *//* Ethernet BDMA Register  *//* *********************** */#define REG_BDMATXCON	(REG_BASE+0x9000)#define REG_BDMARXCON	(REG_BASE+0x9004)#define REG_BDMATXPTR	(REG_BASE+0x9008)#define REG_BDMARXPTR	(REG_BASE+0x900c)#define REG_BDMARXLSZ	(REG_BASE+0x9010)#define REG_BDMASTAT	(REG_BASE+0x9014)/* Content Address Memory */#define REG_CAM_BASE	(REG_BASE+0x9100)#define REG_BDMATXBUF	(REG_BASE+0x9200)#define REG_BDMARXBUF	(REG_BASE+0x9800)/* *********************** *//* Ethernet MAC Register   *//* *********************** */#define REG_MACCON	(REG_BASE+0xa000)#define REG_CAMCON	(REG_BASE+0xa004)#define REG_MACTXCON	(REG_BASE+0xa008)#define REG_MACTXSTAT	(REG_BASE+0xa00c)#define REG_MACRXCON	(REG_BASE+0xa010)#define REG_MACRXSTAT	(REG_BASE+0xa014)#define REG_STADATA	(REG_BASE+0xa018)#define REG_STACON	(REG_BASE+0xa01c)#define REG_CAMEN	(REG_BASE+0xa028)#define REG_EMISSCNT	(REG_BASE+0xa03c)#define REG_EPZCNT	(REG_BASE+0xa040)#define REG_ERMPZCNT	(REG_BASE+0xa044)#define REG_ETXSTAT	(REG_BASE+0x9040)#define REG_MACRXDESTR	(REG_BASE+0xa064)#define REG_MACRXSTATEM	(REG_BASE+0xa090)#define REG_MACRXFIFO	(REG_BASE+0xa200)/********************//* I2C Bus Register *//********************/#define REG_I2C_CON	(REG_BASE+0xf000)#define REG_I2C_BUF	(REG_BASE+0xf004)#define REG_I2C_PS	(REG_BASE+0xf008)#define REG_I2C_COUNT 	(REG_BASE+0xf00c)/********************//*    GDMA 0        *//********************/#define REG_GDMACON0	(REG_BASE+0xb000)#define REG_GDMA0_RUN_ENABLE (REG_BASE+0xb020)#define REG_GDMASRC0	(REG_BASE+0xb004)#define REG_GDMADST0	(REG_BASE+0xb008)#define REG_GDMACNT0	(REG_BASE+0xb00c)/********************//*    GDMA 1        *//********************/#define REG_GDMACON1	(REG_BASE+0xc000)#define REG_GDMA1_RUN_ENABLE (REG_BASE+0xc020)#define REG_GDMASRC1	(REG_BASE+0xc004)#define REG_GDMADST1	(REG_BASE+0xc008)#define REG_GDMACNT1	(REG_BASE+0xc00c)/********************//*      UART 0      *//********************/#define UART0_BASE       (REG_BASE+0xd000)#define REG_UART0_LCON   (REG_BASE+0xd000)#define REG_UART0_CTRL   (REG_BASE+0xd004)#define REG_UART0_STAT   (REG_BASE+0xd008)#define REG_UART0_TXB    (REG_BASE+0xd00c)#define REG_UART0_RXB    (REG_BASE+0xd010)#define REG_UART0_BAUD_DIV    (REG_BASE+0xd014)#define REG_UART0_BAUD_CNT    (REG_BASE+0xd018)#define REG_UART0_BAUD_CLK    (REG_BASE+0xd01C)/********************//*     UART 1       *//********************/#define UART1_BASE       (REG_BASE+0xe000)#define REG_UART1_LCON   (REG_BASE+0xe000)#define REG_UART1_CTRL   (REG_BASE+0xe004)#define REG_UART1_STAT   (REG_BASE+0xe008)#define REG_UART1_TXB    (REG_BASE+0xe00c)#define REG_UART1_RXB    (REG_BASE+0xe010)#define REG_UART1_BAUD_DIV    (REG_BASE+0xe014)#define REG_UART1_BAUD_CNT    (REG_BASE+0xe018)#define REG_UART1_BAUD_CLK    (REG_BASE+0xe01C)/********************//*  Timer Register  *//********************/#define REG_TMOD  	(REG_BASE+0x6000)#define REG_TDATA0	(REG_BASE+0x6004)#define REG_TDATA1	(REG_BASE+0x6008)#define REG_TCNT0	(REG_BASE+0x600c)#define REG_TCNT1	(REG_BASE+0x6010)/**********************//* I/O Port Interface *//**********************/#define REG_IOPMODE	(REG_BASE+0x5000)#define REG_IOPCON  	(REG_BASE+0x5004)#define REG_IOPDATA 	(REG_BASE+0x5008)/*********************************//* Interrupt Controller Register *//*********************************/#define REG_INTMODE     (REG_BASE+0x4000)#define REG_INTPEND     (REG_BASE+0x4004)#define REG_INTMASK     (REG_BASE+0x4008)#define REG_INTPRI0     (REG_BASE+0x400c)#define REG_INTPRI1	(REG_BASE+0x4010)#define REG_INTPRI2	(REG_BASE+0x4014)#define REG_INTPRI3	(REG_BASE+0x4018)#define REG_INTPRI4	(REG_BASE+0x401c)#define REG_INTPRI5	(REG_BASE+0x4020)#define REG_INTOFFSET	(REG_BASE+0x4024)#define REG_INTPNDPRI	(REG_BASE+0x4028)#define REG_INTPNDTST	(REG_BASE+0x402C)/*********************************//* CACHE CONTROL MASKS           *//*********************************/#define CACHE_STALL      (0x00000001)#define CACHE_ENABLE     (0x00000002)#define CACHE_WRITE_BUFF (0x00000004)#define CACHE_MODE       (0x00000030)#define CACHE_MODE_00    (0x00000000)#define CACHE_MODE_01    (0x00000010)#define CACHE_MODE_10    (0x00000020)/*********************************//* CACHE RAM BASE ADDRESSES      *//*********************************/#define CACHE_SET0_RAM   (0x10000000)#define CACHE_SET1_RAM   (0x10800000)#define CACHE_TAG_RAM    (0x11000000)/*********************************//* CACHE_DISABLE MASK            *//*********************************/#define CACHE_DISABLE_MASK (0x04000000)#define GET_REG(reg)       (*((volatile u32 *)(reg)))#define PUT_REG(reg, val)  (*((volatile u32 *)(reg)) = ((u32)(val)))#define SET_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) |  mask))#define CLR_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) & ~mask))#define PUT_U16(reg, val)  (*((volatile u16 *)(reg)) = ((u16)(val)))#define PUT__U8(reg, val)  (*((volatile u8  *)(reg)) = (( u8)((val)&0xFF)))#define GET__U8(reg)       (*((volatile u8  *)(reg)))#define PUT_LED(val)       (PUT_REG(REG_IOPDATA, (~val)&0xFF))#define GET_LED()          ((~GET_REG( REG_IOPDATA)) & 0xFF)#define SET_LED(val)       { u32 led = GET_LED(); led |= 1 << (val);  PUT_LED( led); }#define CLR_LED(val)       { u32 led = GET_LED(); led &= ~(1 << (val));  PUT_LED( led); }/***********************************//* CLOCK CONSTANTS -- 50 MHz Clock *//***********************************/#define CLK_FREQ_MHZ       (50)#define t_data_us(t)       ((t)*CLK_FREQ_MHZ-1)   /* t is time tick,unit[us] */#define t_data_ms(t)       (t_data_us((t)*1000))  /* t is time tick,unit[ms] *//*********************************************************//*	       TIMER MODE REGISTER                       *//*********************************************************/#define  TM0_RUN      0x01  /* Timer 0 enable */#define  TM0_TOGGLE   0x02  /* 0, interval mode */#define  TM0_OUT_1    0x04  /* Timer 0 Initial TOUT0 value */#define  TM1_RUN      0x08  /* Timer 1 enable */#define  TM1_TOGGLE   0x10  /* 0, interval mode */#define  TM1_OUT_1    0x20  /* Timer 0 Initial TOUT0 value *//*********************************//* INTERRUPT SOURCES             *//*********************************/#define INT_EXTINT0	0#define INT_EXTINT1	1#define INT_EXTINT2	2#define INT_EXTINT3	3#define INT_UARTTX0	4#define INT_UARTRX0	5#define INT_UARTTX1	6#define INT_UARTRX1	7#define INT_GDMA0	8#define INT_GDMA1	9#define INT_TIMER0	10#define INT_TIMER1	11#define INT_HDLCTXA	12#define INT_HDLCRXA	13#define INT_HDLCTXB	14#define INT_HDLCRXB	15#define INT_BDMATX	16#define INT_BDMARX	17#define INT_MACTX	18#define INT_MACRX	19#define INT_IIC		20#define INT_GLOBAL	21#define N_IRQS         (21)#ifndef __ASSEMBLER__struct _irq_handler {	void                *m_data;	void (*m_func)( void *data);};#endif#endif /* __S3C4510_h */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美在线|欧美| 色哟哟在线观看一区二区三区| 欧美在线免费观看亚洲| 欧美精品一区二区久久婷婷| 亚洲已满18点击进入久久| 国产精品911| 日韩精品一区二区三区中文精品| 亚洲一区二区三区四区在线| 成人精品视频网站| 26uuu国产在线精品一区二区| 亚洲第一二三四区| 91免费在线播放| 国产精品乱码人人做人人爱| 久久99九九99精品| 91精品国产一区二区三区| 亚洲一区二区三区爽爽爽爽爽 | 中文在线一区二区| 久久超碰97人人做人人爱| 欧美午夜精品理论片a级按摩| 中文字幕一区二区三区蜜月| 久久不见久久见免费视频1| 欧美精品视频www在线观看| 亚洲美女屁股眼交| 91原创在线视频| 国产精品欧美一区喷水| 国产美女精品一区二区三区| 欧美精品第一页| 亚洲r级在线视频| 在线日韩国产精品| 一区二区三区 在线观看视频| 99免费精品视频| 国产精品乱人伦中文| 国产成人av网站| 久久久久久久久久久久久久久99 | 奇米综合一区二区三区精品视频| 在线观看免费成人| 伊人婷婷欧美激情| 色婷婷久久综合| 一区二区三区在线免费视频| 97久久精品人人澡人人爽| 国产精品女主播av| av电影在线不卡| 亚洲欧美日韩精品久久久久| 97精品久久久久中文字幕| 亚洲欧美一区二区视频| eeuss鲁片一区二区三区在线看| 国产精品久久久久久久裸模| av在线不卡网| 亚洲精品成人悠悠色影视| 欧美在线一二三| 日韩中文字幕亚洲一区二区va在线 | 中文字幕精品一区二区三区精品| 国产乱妇无码大片在线观看| 国产亚洲一本大道中文在线| 国产宾馆实践打屁股91| 亚洲天堂网中文字| 欧美性三三影院| 日本亚洲最大的色成网站www| 欧美一级生活片| 国产一区视频在线看| 国产视频一区二区在线观看| 成人少妇影院yyyy| 亚洲精品免费在线| 欧美剧情片在线观看| 麻豆成人免费电影| 国产日韩欧美不卡在线| 99热这里都是精品| 亚洲va在线va天堂| 日韩欧美国产综合| 粉嫩aⅴ一区二区三区四区| 亚洲欧美在线视频| 555夜色666亚洲国产免| 国产精品自拍三区| 亚洲免费观看高清完整| 在线播放视频一区| 国产精品18久久久久久久网站| 亚洲欧美一区二区在线观看| 欧美日韩国产综合一区二区| 精品一区二区三区免费视频| 中文字幕高清不卡| 欧美色综合影院| 激情久久五月天| 亚洲欧洲日产国码二区| 精品视频一区二区不卡| 黄色小说综合网站| 亚洲欧美电影一区二区| 正在播放亚洲一区| 成人99免费视频| 日日骚欧美日韩| 日本一区二区不卡视频| 欧美日韩精品欧美日韩精品| 国内成人自拍视频| 亚洲一区二区美女| 国产日韩欧美高清| 在线综合视频播放| jlzzjlzz亚洲日本少妇| 偷拍一区二区三区| 国产精品美女久久久久高潮| 555www色欧美视频| 91蜜桃在线免费视频| 美国毛片一区二区| 亚洲自拍偷拍欧美| 国产欧美日韩亚州综合| 欧美日本韩国一区二区三区视频| 粉嫩绯色av一区二区在线观看| 亚洲成在人线免费| 欧美国产一区在线| 日韩一区二区免费高清| 99视频精品免费视频| 久久69国产一区二区蜜臀| 一区二区三区丝袜| 国产精品欧美极品| 26uuu精品一区二区在线观看| 欧美日韩一区不卡| 99久久国产综合色|国产精品| 玖玖九九国产精品| 亚洲午夜激情av| 一区在线中文字幕| 久久久www成人免费毛片麻豆| 欧美丰满少妇xxxxx高潮对白| 91在线国产观看| 国产精品1区2区3区在线观看| 秋霞电影网一区二区| 一区二区三区丝袜| 综合电影一区二区三区 | 日韩欧美卡一卡二| 欧美亚洲自拍偷拍| 91丨porny丨首页| 国产电影精品久久禁18| 免费av成人在线| 五月婷婷久久丁香| 一区二区三区在线视频观看| 国产精品久久夜| 国产欧美日韩另类视频免费观看| 日韩欧美成人午夜| 91精品一区二区三区久久久久久 | 国产美女视频91| 精油按摩中文字幕久久| 日韩专区在线视频| 天天色综合天天| 亚洲国产视频直播| 亚洲永久免费av| 亚洲综合色噜噜狠狠| 亚洲免费资源在线播放| 成人免费在线播放视频| 国产日产欧美一区二区三区| www亚洲一区| www一区二区| 久久亚洲精华国产精华液| 日韩精品中午字幕| 日韩一区二区免费在线观看| 91精品欧美一区二区三区综合在 | 91天堂素人约啪| 91网页版在线| 91福利在线播放| 色av成人天堂桃色av| 色婷婷精品久久二区二区蜜臀av| 91视视频在线直接观看在线看网页在线看| 成人少妇影院yyyy| 波多野结衣精品在线| 99久久精品一区二区| 99久精品国产| 在线观看不卡一区| 欧美日本高清视频在线观看| 欧美日韩一级视频| 91精品国产一区二区三区蜜臀| 日韩一区二区三区视频在线| 日韩视频免费观看高清完整版 | 777奇米四色成人影色区| 欧美人妖巨大在线| 日韩午夜在线播放| 26uuu色噜噜精品一区二区| 国产人伦精品一区二区| 国产精品不卡在线| 亚洲精品国久久99热| 亚洲一级二级三级| 日本中文字幕一区二区有限公司| 免费在线观看视频一区| 麻豆视频一区二区| 国产成人免费av在线| 成人a免费在线看| 欧美综合一区二区三区| 8x福利精品第一导航| 欧美成人精品高清在线播放| 久久这里只精品最新地址| 中文字幕一区视频| 亚洲成av人片一区二区三区| 青青草97国产精品免费观看无弹窗版| 韩国欧美一区二区| 99视频精品在线| 欧美久久婷婷综合色| 精品久久久网站| 最新欧美精品一区二区三区| 一区二区三区在线影院| 日韩电影免费在线| 国产美女一区二区| 91一区一区三区| 日韩一区二区在线看| 国产日产欧产精品推荐色 | 久久女同性恋中文字幕|