亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mydsp2812.tan.qmsg

?? 合眾達開發(fā)板上帶的例程
?? QMSG
?? 第 1 頁 / 共 2 頁
字號:
{ "Warning" "WTAN_SCC_LOOP" "1 " "Warning: Found combinational loop of 1 nodes" { { "Warning" "WTAN_SCC_NODE" "MY485_CSn\$latch~10 " "Warning: Node \"MY485_CSn\$latch~10\"" {  } { { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 189 0 0 } }  } 0 0 "Node \"%1!s!\"" 0 0 "" 0}  } { { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 189 0 0 } }  } 0 0 "Found combinational loop of %1!d! nodes" 0 0 "" 0}
{ "Warning" "WTAN_SCC_LOOP" "1 " "Warning: Found combinational loop of 1 nodes" { { "Warning" "WTAN_SCC_NODE" "CPLD_NFCE\$latch~10 " "Warning: Node \"CPLD_NFCE\$latch~10\"" {  } { { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 189 0 0 } }  } 0 0 "Node \"%1!s!\"" 0 0 "" 0}  } { { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 189 0 0 } }  } 0 0 "Found combinational loop of %1!d! nodes" 0 0 "" 0}
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "WEn " "Info: Assuming node \"WEn\" is an undefined clock" {  } { { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 64 -1 0 } } { "d:/altera72/quartus/bin/Assignment Editor.qase" "" { Assignment "d:/altera72/quartus/bin/Assignment Editor.qase" 1 { { 0 "WEn" } } } }  } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0 "" 0}  } {  } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0 "" 0}
{ "Info" "ITAN_NO_REG2REG_EXIST" "WEn " "Info: No valid register-to-register data paths exist for clock \"WEn\"" {  } {  } 0 0 "No valid register-to-register data paths exist for clock \"%1!s!\"" 0 0 "" 0}
{ "Info" "ITDB_TSU_RESULT" "DREG\[7\] DSP_DATA\[7\] WEn 6.700 ns register " "Info: tsu for register \"DREG\[7\]\" (data pin = \"DSP_DATA\[7\]\", clock pin = \"WEn\") is 6.700 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "7.200 ns + Longest pin register " "Info: + Longest pin to register delay is 7.200 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns DSP_DATA\[7\] 1 PIN PIN_32 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = PIN_32; Fanout = 1; PIN Node = 'DSP_DATA\[7\]'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "" { DSP_DATA[7] } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 69 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.400 ns) 1.400 ns DSP_DATA\[7\]~0 2 COMB IO33 2 " "Info: 2: + IC(0.000 ns) + CELL(1.400 ns) = 1.400 ns; Loc. = IO33; Fanout = 2; COMB Node = 'DSP_DATA\[7\]~0'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "1.400 ns" { DSP_DATA[7] DSP_DATA[7]~0 } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 69 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.700 ns) + CELL(3.100 ns) 7.200 ns DREG\[7\] 3 REG LC50 48 " "Info: 3: + IC(2.700 ns) + CELL(3.100 ns) = 7.200 ns; Loc. = LC50; Fanout = 48; REG Node = 'DREG\[7\]'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "5.800 ns" { DSP_DATA[7]~0 DREG[7] } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 176 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.500 ns ( 62.50 % ) " "Info: Total cell delay = 4.500 ns ( 62.50 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.700 ns ( 37.50 % ) " "Info: Total interconnect delay = 2.700 ns ( 37.50 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "7.200 ns" { DSP_DATA[7] DSP_DATA[7]~0 DREG[7] } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "7.200 ns" { DSP_DATA[7] {} DSP_DATA[7]~0 {} DREG[7] {} } { 0.000ns 0.000ns 2.700ns } { 0.000ns 1.400ns 3.100ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "2.900 ns + " "Info: + Micro setup delay of destination is 2.900 ns" {  } { { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 176 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "WEn destination 3.400 ns - Shortest register " "Info: - Shortest clock path from clock \"WEn\" to destination register is 3.400 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 2.500 ns WEn 1 CLK PIN_128 20 " "Info: 1: + IC(0.000 ns) + CELL(2.500 ns) = 2.500 ns; Loc. = PIN_128; Fanout = 20; CLK Node = 'WEn'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "" { WEn } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 64 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.900 ns) 3.400 ns DREG\[7\] 2 REG LC50 48 " "Info: 2: + IC(0.000 ns) + CELL(0.900 ns) = 3.400 ns; Loc. = LC50; Fanout = 48; REG Node = 'DREG\[7\]'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "0.900 ns" { WEn DREG[7] } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 176 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.400 ns ( 100.00 % ) " "Info: Total cell delay = 3.400 ns ( 100.00 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "3.400 ns" { WEn DREG[7] } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "3.400 ns" { WEn {} WEn~out {} DREG[7] {} } { 0.000ns 0.000ns 0.000ns } { 0.000ns 2.500ns 0.900ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "7.200 ns" { DSP_DATA[7] DSP_DATA[7]~0 DREG[7] } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "7.200 ns" { DSP_DATA[7] {} DSP_DATA[7]~0 {} DREG[7] {} } { 0.000ns 0.000ns 2.700ns } { 0.000ns 1.400ns 3.100ns } "" } } { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "3.400 ns" { WEn DREG[7] } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "3.400 ns" { WEn {} WEn~out {} DREG[7] {} } { 0.000ns 0.000ns 0.000ns } { 0.000ns 2.500ns 0.900ns } "" } }  } 0 0 "tsu for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "WEn AICCSn DREG\[7\] 17.700 ns register " "Info: tco from clock \"WEn\" to destination pin \"AICCSn\" through register \"DREG\[7\]\" is 17.700 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "WEn source 3.400 ns + Longest register " "Info: + Longest clock path from clock \"WEn\" to source register is 3.400 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 2.500 ns WEn 1 CLK PIN_128 20 " "Info: 1: + IC(0.000 ns) + CELL(2.500 ns) = 2.500 ns; Loc. = PIN_128; Fanout = 20; CLK Node = 'WEn'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "" { WEn } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 64 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.900 ns) 3.400 ns DREG\[7\] 2 REG LC50 48 " "Info: 2: + IC(0.000 ns) + CELL(0.900 ns) = 3.400 ns; Loc. = LC50; Fanout = 48; REG Node = 'DREG\[7\]'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "0.900 ns" { WEn DREG[7] } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 176 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.400 ns ( 100.00 % ) " "Info: Total cell delay = 3.400 ns ( 100.00 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "3.400 ns" { WEn DREG[7] } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "3.400 ns" { WEn {} WEn~out {} DREG[7] {} } { 0.000ns 0.000ns 0.000ns } { 0.000ns 2.500ns 0.900ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.600 ns + " "Info: + Micro clock to output delay of source is 1.600 ns" {  } { { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 176 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "12.700 ns + Longest register pin " "Info: + Longest register to pin delay is 12.700 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns DREG\[7\] 1 REG LC50 48 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC50; Fanout = 48; REG Node = 'DREG\[7\]'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "" { DREG[7] } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 176 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.900 ns) + CELL(3.800 ns) 6.700 ns WideOr8~122 2 COMB SEXP8 4 " "Info: 2: + IC(2.900 ns) + CELL(3.800 ns) = 6.700 ns; Loc. = SEXP8; Fanout = 4; COMB Node = 'WideOr8~122'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "6.700 ns" { DREG[7] WideOr8~122 } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 190 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.400 ns) 11.100 ns AICCSn\$latch~10 3 COMB LOOP LC3 5 " "Info: 3: + IC(0.000 ns) + CELL(4.400 ns) = 11.100 ns; Loc. = LC3; Fanout = 5; COMB LOOP Node = 'AICCSn\$latch~10'" { { "Info" "ITDB_PART_OF_SCC" "AICCSn\$latch~10 LC3 " "Info: Loc. = LC3; Node \"AICCSn\$latch~10\"" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "" { AICCSn$latch~10 } "NODE_NAME" } }  } 0 0 "Loc. = %2!s!; Node \"%1!s!\"" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "" { AICCSn$latch~10 } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 189 0 0 } } { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "4.400 ns" { WideOr8~122 AICCSn$latch~10 } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 189 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.600 ns) 12.700 ns AICCSn 4 PIN PIN_142 0 " "Info: 4: + IC(0.000 ns) + CELL(1.600 ns) = 12.700 ns; Loc. = PIN_142; Fanout = 0; PIN Node = 'AICCSn'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "1.600 ns" { AICCSn$latch~10 AICCSn } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 113 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "9.800 ns ( 77.17 % ) " "Info: Total cell delay = 9.800 ns ( 77.17 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.900 ns ( 22.83 % ) " "Info: Total interconnect delay = 2.900 ns ( 22.83 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "12.700 ns" { DREG[7] WideOr8~122 AICCSn$latch~10 AICCSn } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "12.700 ns" { DREG[7] {} WideOr8~122 {} AICCSn$latch~10 {} AICCSn {} } { 0.000ns 2.900ns 0.000ns 0.000ns } { 0.000ns 3.800ns 4.400ns 1.600ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "3.400 ns" { WEn DREG[7] } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "3.400 ns" { WEn {} WEn~out {} DREG[7] {} } { 0.000ns 0.000ns 0.000ns } { 0.000ns 2.500ns 0.900ns } "" } } { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "12.700 ns" { DREG[7] WideOr8~122 AICCSn$latch~10 AICCSn } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "12.700 ns" { DREG[7] {} WideOr8~122 {} AICCSn$latch~10 {} AICCSn {} } { 0.000ns 2.900ns 0.000ns 0.000ns } { 0.000ns 3.800ns 4.400ns 1.600ns } "" } }  } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0 "" 0}
{ "Info" "ITDB_FULL_TPD_RESULT" "SPI_CS AICCSn 14.000 ns Longest " "Info: Longest tpd from source pin \"SPI_CS\" to destination pin \"AICCSn\" is 14.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.400 ns) 1.400 ns SPI_CS 1 PIN PIN_97 5 " "Info: 1: + IC(0.000 ns) + CELL(1.400 ns) = 1.400 ns; Loc. = PIN_97; Fanout = 5; PIN Node = 'SPI_CS'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "" { SPI_CS } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 73 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.800 ns) + CELL(3.800 ns) 8.000 ns Selector2~9sexpand1 2 COMB SEXP4 3 " "Info: 2: + IC(2.800 ns) + CELL(3.800 ns) = 8.000 ns; Loc. = SEXP4; Fanout = 3; COMB Node = 'Selector2~9sexpand1'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "6.600 ns" { SPI_CS Selector2~9sexpand1 } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 190 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.400 ns) 12.400 ns AICCSn\$latch~10 3 COMB LOOP LC3 5 " "Info: 3: + IC(0.000 ns) + CELL(4.400 ns) = 12.400 ns; Loc. = LC3; Fanout = 5; COMB LOOP Node = 'AICCSn\$latch~10'" { { "Info" "ITDB_PART_OF_SCC" "AICCSn\$latch~10 LC3 " "Info: Loc. = LC3; Node \"AICCSn\$latch~10\"" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "" { AICCSn$latch~10 } "NODE_NAME" } }  } 0 0 "Loc. = %2!s!; Node \"%1!s!\"" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "" { AICCSn$latch~10 } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 189 0 0 } } { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "4.400 ns" { Selector2~9sexpand1 AICCSn$latch~10 } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 189 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.600 ns) 14.000 ns AICCSn 4 PIN PIN_142 0 " "Info: 4: + IC(0.000 ns) + CELL(1.600 ns) = 14.000 ns; Loc. = PIN_142; Fanout = 0; PIN Node = 'AICCSn'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "1.600 ns" { AICCSn$latch~10 AICCSn } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 113 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "11.200 ns ( 80.00 % ) " "Info: Total cell delay = 11.200 ns ( 80.00 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.800 ns ( 20.00 % ) " "Info: Total interconnect delay = 2.800 ns ( 20.00 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "14.000 ns" { SPI_CS Selector2~9sexpand1 AICCSn$latch~10 AICCSn } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "14.000 ns" { SPI_CS {} SPI_CS~out {} Selector2~9sexpand1 {} AICCSn$latch~10 {} AICCSn {} } { 0.000ns 0.000ns 2.800ns 0.000ns 0.000ns } { 0.000ns 1.400ns 3.800ns 4.400ns 1.600ns } "" } }  } 0 0 "%4!s! tpd from source pin \"%1!s!\" to destination pin \"%2!s!\" is %3!s!" 0 0 "" 0}
{ "Info" "ITDB_TH_RESULT" "DREG\[7\] DSP_ADDR\[2\] WEn -0.700 ns register " "Info: th for register \"DREG\[7\]\" (data pin = \"DSP_ADDR\[2\]\", clock pin = \"WEn\") is -0.700 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "WEn destination 3.400 ns + Longest register " "Info: + Longest clock path from clock \"WEn\" to destination register is 3.400 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.500 ns) 2.500 ns WEn 1 CLK PIN_128 20 " "Info: 1: + IC(0.000 ns) + CELL(2.500 ns) = 2.500 ns; Loc. = PIN_128; Fanout = 20; CLK Node = 'WEn'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "" { WEn } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 64 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.900 ns) 3.400 ns DREG\[7\] 2 REG LC50 48 " "Info: 2: + IC(0.000 ns) + CELL(0.900 ns) = 3.400 ns; Loc. = LC50; Fanout = 48; REG Node = 'DREG\[7\]'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "0.900 ns" { WEn DREG[7] } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 176 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.400 ns ( 100.00 % ) " "Info: Total cell delay = 3.400 ns ( 100.00 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "3.400 ns" { WEn DREG[7] } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "3.400 ns" { WEn {} WEn~out {} DREG[7] {} } { 0.000ns 0.000ns 0.000ns } { 0.000ns 2.500ns 0.900ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TH_DELAY" "1.300 ns + " "Info: + Micro hold delay of destination is 1.300 ns" {  } { { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 176 -1 0 } }  } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "5.400 ns - Shortest pin register " "Info: - Shortest pin to register delay is 5.400 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.400 ns) 1.400 ns DSP_ADDR\[2\] 1 PIN PIN_61 16 " "Info: 1: + IC(0.000 ns) + CELL(1.400 ns) = 1.400 ns; Loc. = PIN_61; Fanout = 16; PIN Node = 'DSP_ADDR\[2\]'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "" { DSP_ADDR[2] } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 70 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.700 ns) + CELL(1.300 ns) 5.400 ns DREG\[7\] 2 REG LC50 48 " "Info: 2: + IC(2.700 ns) + CELL(1.300 ns) = 5.400 ns; Loc. = LC50; Fanout = 48; REG Node = 'DREG\[7\]'" {  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "4.000 ns" { DSP_ADDR[2] DREG[7] } "NODE_NAME" } } { "MYDSP2812.v" "" { Text "L:/MYDSP2812_to_TOPWAY/MYDSP2812.v" 176 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.700 ns ( 50.00 % ) " "Info: Total cell delay = 2.700 ns ( 50.00 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.700 ns ( 50.00 % ) " "Info: Total interconnect delay = 2.700 ns ( 50.00 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "5.400 ns" { DSP_ADDR[2] DREG[7] } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "5.400 ns" { DSP_ADDR[2] {} DSP_ADDR[2]~out {} DREG[7] {} } { 0.000ns 0.000ns 2.700ns } { 0.000ns 1.400ns 1.300ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0}  } { { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "3.400 ns" { WEn DREG[7] } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "3.400 ns" { WEn {} WEn~out {} DREG[7] {} } { 0.000ns 0.000ns 0.000ns } { 0.000ns 2.500ns 0.900ns } "" } } { "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera72/quartus/bin/TimingClosureFloorplan.fld" "" "5.400 ns" { DSP_ADDR[2] DREG[7] } "NODE_NAME" } } { "d:/altera72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera72/quartus/bin/Technology_Viewer.qrui" "5.400 ns" { DSP_ADDR[2] {} DSP_ADDR[2]~out {} DREG[7] {} } { 0.000ns 0.000ns 2.700ns } { 0.000ns 1.400ns 1.300ns } "" } }  } 0 0 "th for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Classic Timing Analyzer 0 s 15 s Quartus II " "Info: Quartus II Classic Timing Analyzer was successful. 0 errors, 15 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "110 " "Info: Allocated 110 megabytes of memory during processing" {  } {  } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Fri Apr 25 13:40:19 2008 " "Info: Processing ended: Fri Apr 25 13:40:19 2008" {  } {  } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Info: Elapsed time: 00:00:02" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0 "" 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一级欧美一级在线播放| 麻豆91免费看| 亚洲三级免费电影| 亚洲欧洲一区二区三区| 国产精品视频你懂的| 欧美国产乱子伦 | 亚洲女同一区二区| 日韩一区在线看| 亚洲日本在线a| 尤物在线观看一区| 亚洲综合在线第一页| 亚洲无人区一区| 日韩中文字幕一区二区三区| 日本不卡一区二区| 国产一区二区在线看| 国产成人日日夜夜| 91热门视频在线观看| 欧美在线观看一二区| 欧美美女黄视频| 日韩欧美aaaaaa| 国产欧美一区二区精品仙草咪| 国产精品你懂的| 亚洲日本免费电影| 天堂久久久久va久久久久| 美国三级日本三级久久99| 激情综合五月婷婷| 成人av影视在线观看| 在线精品视频一区二区三四 | 国产精品网站在线播放| 国产精品传媒视频| 亚洲成人激情社区| 激情五月婷婷综合| 99国产精品国产精品毛片| 欧美群妇大交群的观看方式| 欧美精品一区二区三区在线| 国产精品久久夜| 丝袜诱惑亚洲看片| 国产精品99久久不卡二区| 色狠狠综合天天综合综合| 欧美一区二区性放荡片| 国产欧美一区二区精品忘忧草| 亚洲无线码一区二区三区| 国产在线播放一区| 在线精品视频免费观看| 精品1区2区在线观看| 一区二区三区小说| 狠狠色狠狠色综合日日91app| 色婷婷精品大在线视频| 久久亚洲影视婷婷| 亚洲综合激情另类小说区| 精品影视av免费| 在线免费观看日韩欧美| 久久久久国产一区二区三区四区| 亚洲卡通动漫在线| 国产美女精品人人做人人爽| 欧美日韩视频在线第一区| 中文字幕欧美激情一区| 日本网站在线观看一区二区三区| 不卡av在线免费观看| 欧美一区国产二区| 亚洲男女一区二区三区| 国产一区二区免费看| 777午夜精品视频在线播放| 国产蜜臀av在线一区二区三区| 性做久久久久久| 91网站最新网址| 久久久久久久综合日本| 日韩avvvv在线播放| 91麻豆精东视频| 国产日韩欧美高清在线| 捆绑变态av一区二区三区| 欧洲av在线精品| 中文字幕一区三区| 国产精品主播直播| 精品美女在线播放| 日本午夜一本久久久综合| 欧美亚洲一区二区三区四区| 中文字幕在线一区免费| 国产精品99久| www国产亚洲精品久久麻豆| 日韩av在线免费观看不卡| 欧美日韩三级一区二区| 亚洲视频精选在线| av动漫一区二区| 欧美国产激情一区二区三区蜜月| 国产综合久久久久久鬼色| 日韩三区在线观看| 三级成人在线视频| 欧美人xxxx| 日韩精品一级二级 | 久久男人中文字幕资源站| 裸体歌舞表演一区二区| 91精品国产综合久久婷婷香蕉| 亚洲高清免费观看高清完整版在线观看| 99久久精品免费看| 专区另类欧美日韩| 99精品欧美一区二区三区小说| 国产精品国产精品国产专区不蜜| 福利一区在线观看| 国产欧美一区视频| 盗摄精品av一区二区三区| 国产女人aaa级久久久级| 粉嫩一区二区三区在线看| 国产精品视频一二三区 | 国产精品成人免费| 99久久综合精品| 亚洲蜜臀av乱码久久精品蜜桃| 色婷婷国产精品| 亚洲v精品v日韩v欧美v专区| 欧美蜜桃一区二区三区| 免费在线看成人av| 久久一区二区三区四区| 成人永久免费视频| 一区二区三区在线视频免费观看 | 一区av在线播放| 欧美猛男男办公室激情| 青青青爽久久午夜综合久久午夜| 欧美一级理论片| 国产精品亚洲成人| 国产精品久久久久久户外露出| 色8久久精品久久久久久蜜| 午夜电影一区二区三区| 日韩亚洲欧美高清| 风间由美一区二区三区在线观看| 国产精品嫩草影院com| 91偷拍与自偷拍精品| 天堂蜜桃91精品| 久久久久高清精品| 99re视频精品| 舔着乳尖日韩一区| 欧美精品一区二区三区蜜桃| av在线不卡观看免费观看| 亚洲线精品一区二区三区八戒| 91精品国产色综合久久不卡电影 | aaa亚洲精品一二三区| 亚洲国产精品天堂| 久久众筹精品私拍模特| 色综合久久中文字幕综合网 | 一本大道久久a久久综合| 午夜婷婷国产麻豆精品| 久久影视一区二区| 91麻豆自制传媒国产之光| 日本亚洲电影天堂| 国产精品福利影院| 91精品国产福利在线观看| 高清在线观看日韩| 日韩精品亚洲一区| 国产精品久久久久久福利一牛影视 | a在线欧美一区| 天天操天天干天天综合网| 国产日产欧美一区| 9191久久久久久久久久久| 高清不卡一区二区在线| 午夜精品福利在线| 国产精品不卡在线| 精品国产乱码久久久久久图片 | 国产超碰在线一区| 亚洲国产一区二区三区| 久久精品免视看| 欧美理论在线播放| 97国产一区二区| 韩国v欧美v亚洲v日本v| 亚洲成人av在线电影| 国产欧美一区在线| 欧美一级视频精品观看| 91浏览器在线视频| 国产九色精品成人porny| 亚洲成人动漫一区| 亚洲免费av网站| 中文字幕欧美区| 精品88久久久久88久久久| 欧美精品xxxxbbbb| 欧洲精品中文字幕| 不卡的av在线| 国产福利一区二区| 麻豆国产一区二区| 午夜欧美一区二区三区在线播放| 国产精品乱码一区二区三区软件| 日韩欧美国产一区在线观看| 欧美三区免费完整视频在线观看| www.日韩精品| 国产精品自产自拍| 韩国精品免费视频| 蓝色福利精品导航| 日本欧美在线观看| 午夜精品视频在线观看| 亚洲自拍偷拍综合| 亚洲女与黑人做爰| 亚洲色图丝袜美腿| 国产精品伦理一区二区| 中文字幕欧美国产| 欧美韩国一区二区| 日本一区二区三区免费乱视频| 久久蜜桃一区二区| 久久亚洲二区三区| 久久亚洲欧美国产精品乐播| 久久美女高清视频| 视频一区二区中文字幕| 亚洲v中文字幕| 五月天一区二区|