亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? ixnpea.h

?? uboot的源碼,包括了常見的處理器平臺
?? H
?? 第 1 頁 / 共 2 頁
字號:
 */#define IX_NPE_A_RXDESCRIPTOR_PCURRMBUFDATA_OFFSET  24/** * @def IX_NPE_A_RXDESCRIPTOR_PNEXTMBUF_OFFSET * * @brief ATM Descriptor structure offset for Receive Descriptor Next MBuf Pointer * * Pointer to the next MBuf in a chain of MBufs. */#define IX_NPE_A_RXDESCRIPTOR_PNEXTMBUF_OFFSET      28/** * @def IX_NPE_A_RXDESCRIPTOR_TOTALLENGTH_OFFSET * * @brief ATM Descriptor structure offset for Receive Descriptor Total Length * * Total number of bytes written to the chain of MBufs by the NPE */#define IX_NPE_A_RXDESCRIPTOR_TOTALLENGTH_OFFSET    32/** * @def IX_NPE_A_RXDESCRIPTOR_AAL5CRCRESIDUE_OFFSET * * @brief ATM Descriptor structure offset for Receive Descriptor AAL5 CRC Residue * * Current CRC value for a PDU */#define IX_NPE_A_RXDESCRIPTOR_AAL5CRCRESIDUE_OFFSET 36/** * @def IX_NPE_A_RXDESCRIPTOR_SIZE * * @brief ATM Descriptor structure offset for Receive Descriptor Size * * The size of the Receive descriptor */#define IX_NPE_A_RXDESCRIPTOR_SIZE                  40/** * @def IX_NPE_A_TXDESCRIPTOR_PORT_OFFSET * * @brief ATM Descriptor structure offset for Transmit Descriptor Port * * Port identifier. */#define IX_NPE_A_TXDESCRIPTOR_PORT_OFFSET            0/** * @def IX_NPE_A_TXDESCRIPTOR_RSVD_OFFSET * * @brief ATM Descriptor structure offset for Transmit Descriptor RSVD */#define IX_NPE_A_TXDESCRIPTOR_RSVD_OFFSET            1/** * @def IX_NPE_A_TXDESCRIPTOR_CURRMBUFLEN_OFFSET * * @brief ATM Descriptor structure offset for Transmit Descriptor Current MBuf Length * * TX - Initialized by the XScale to the number of bytes in the current MBuf data buffer. * The NPE decrements this field for every transmitted cell.  Thus, when the NPE writes a * descriptor the TxDone queue, this field will equal zero. */#define IX_NPE_A_TXDESCRIPTOR_CURRMBUFLEN_OFFSET     2/** * @def IX_NPE_A_TXDESCRIPTOR_ATMHEADER_OFFSET * @brief ATM Descriptor structure offset for Transmit Descriptor ATM Header */#define IX_NPE_A_TXDESCRIPTOR_ATMHEADER_OFFSET       4/** * @def IX_NPE_A_TXDESCRIPTOR_PCURRMBUFF_OFFSET * * @brief ATM Descriptor structure offset for Transmit Descriptor Pointer to the current MBuf chain */#define IX_NPE_A_TXDESCRIPTOR_PCURRMBUFF_OFFSET      8/** * @def IX_NPE_A_TXDESCRIPTOR_PCURRMBUFDATA_OFFSET * * @brief ATM Descriptor structure offset for Transmit Descriptor Pointer to the current MBuf Data * * Pointer to the next byte to be read or next free location to be written. */#define IX_NPE_A_TXDESCRIPTOR_PCURRMBUFDATA_OFFSET  12/** * @def IX_NPE_A_TXDESCRIPTOR_PNEXTMBUF_OFFSET * * @brief ATM Descriptor structure offset for Transmit Descriptor Pointer to the Next MBuf chain */#define IX_NPE_A_TXDESCRIPTOR_PNEXTMBUF_OFFSET      16/** * @def IX_NPE_A_TXDESCRIPTOR_TOTALLENGTH_OFFSET * * @brief ATM Descriptor structure offset for Transmit Descriptor Total Length * * Total number of bytes written to the chain of MBufs by the NPE */#define IX_NPE_A_TXDESCRIPTOR_TOTALLENGTH_OFFSET    20/** * @def IX_NPE_A_TXDESCRIPTOR_AAL5CRCRESIDUE_OFFSET * * @brief ATM Descriptor structure offset for Transmit Descriptor AAL5 CRC Residue * * Current CRC value for a PDU */#define IX_NPE_A_TXDESCRIPTOR_AAL5CRCRESIDUE_OFFSET 24/** * @def IX_NPE_A_TXDESCRIPTOR_SIZE * * @brief ATM Descriptor structure offset for Transmit Descriptor Size */#define IX_NPE_A_TXDESCRIPTOR_SIZE                  28/** * @def IX_NPE_A_CHAIN_DESC_COUNT_MAX * * @brief Maximum number of chained MBufs that can be chained together */#define IX_NPE_A_CHAIN_DESC_COUNT_MAX            256/* *  Definition of the ATM cell header * * This would most conviently be defined as the bit field shown below. * Endian portability prevents this, therefore a set of macros * are defined to access the fields within the cell header assumed to * be passed as a UINT32. * * Changes to field sizes or orders must be reflected in the offset * definitions above. * *    typedef struct *    { *       unsigned int gfc:4; *       unsigned int vpi:8; *       unsigned int vci:16; *       unsigned int pti:3; *       unsigned int clp:1; *    } IxNpeA_AtmCellHeader; * *//** Mask to acess GFC */#define GFC_MASK        0xf0000000/** return GFC from ATM cell header */#define IX_NPE_A_ATMCELLHEADER_GFC_GET( header ) \(((header) & GFC_MASK) >> 28)/** set GFC into ATM cell header */#define IX_NPE_A_ATMCELLHEADER_GFC_SET( header,gfc ) \do { \    (header) &= ~GFC_MASK; \    (header) |= (((gfc) << 28) & GFC_MASK); \} while(0)/** Mask to acess VPI */#define VPI_MASK        0x0ff00000/** return VPI from ATM cell header */#define IX_NPE_A_ATMCELLHEADER_VPI_GET( header ) \(((header) & VPI_MASK) >> 20)/** set VPI into ATM cell header */#define IX_NPE_A_ATMCELLHEADER_VPI_SET( header, vpi ) \do { \    (header) &= ~VPI_MASK; \    (header) |= (((vpi) << 20) & VPI_MASK); \} while(0)/** Mask to acess VCI */#define VCI_MASK        0x000ffff0/** return VCI from ATM cell header */#define IX_NPE_A_ATMCELLHEADER_VCI_GET( header ) \(((header) & VCI_MASK) >> 4)/** set VCI into ATM cell header */#define IX_NPE_A_ATMCELLHEADER_VCI_SET( header, vci ) \do { \    (header) &= ~VCI_MASK; \    (header) |= (((vci) << 4) & VCI_MASK); \} while(0)/** Mask to acess PTI */#define PTI_MASK        0x0000000e/** return PTI from ATM cell header */#define IX_NPE_A_ATMCELLHEADER_PTI_GET( header ) \(((header) & PTI_MASK) >> 1)/** set PTI into ATM cell header */#define IX_NPE_A_ATMCELLHEADER_PTI_SET( header, pti ) \do { \    (header) &= ~PTI_MASK; \    (header) |= (((pti) << 1) & PTI_MASK); \} while(0)/** Mask to acess CLP */#define CLP_MASK        0x00000001/** return CLP from ATM cell header */#define IX_NPE_A_ATMCELLHEADER_CLP_GET( header ) \((header) & CLP_MASK)/** set CLP into ATM cell header */#define IX_NPE_A_ATMCELLHEADER_CLP_SET( header, clp ) \do { \    (header) &= ~CLP_MASK; \    (header) |= ((clp) & CLP_MASK); \} while(0)/** Definition of the Rx bitfield** This would most conviently be defined as the bit field shown below.* Endian portability prevents this, therefore a set of macros* are defined to access the fields within the rxBitfield assumed to* be passed as a UINT32.** Changes to field sizes or orders must be reflected in the offset* definitions above.** Rx bitfield*    struct*    {   IX_NPEA_RXBITFIELD(*        unsigned int status:1,*        unsigned int port:7,*        unsigned int vcId:8,*        unsigned int currMbufSize:16);*    } rxBitField;**//** Mask to acess the rxBitField status */#define STATUS_MASK     0x80000000/** return the rxBitField status */#define IX_NPE_A_RXBITFIELD_STATUS_GET( rxbitfield ) \(((rxbitfield) & STATUS_MASK) >> 31)/** set the rxBitField status */#define IX_NPE_A_RXBITFIELD_STATUS_SET( rxbitfield, status ) \do { \    (rxbitfield) &= ~STATUS_MASK; \    (rxbitfield) |= (((status) << 31) & STATUS_MASK); \} while(0)/** Mask to acess the rxBitField port */#define PORT_MASK       0x7f000000/** return the rxBitField port */#define IX_NPE_A_RXBITFIELD_PORT_GET( rxbitfield ) \(((rxbitfield) & PORT_MASK) >> 24)/** set the rxBitField port */#define IX_NPE_A_RXBITFIELD_PORT_SET( rxbitfield, port ) \do { \    (rxbitfield) &= ~PORT_MASK; \    (rxbitfield) |= (((port) << 24) & PORT_MASK); \} while(0)/** Mask to acess the rxBitField vcId */#define VCID_MASK       0x00ff0000/** return the rxBitField vcId */#define IX_NPE_A_RXBITFIELD_VCID_GET( rxbitfield ) \(((rxbitfield) & VCID_MASK) >> 16)/** set the rxBitField vcId */#define IX_NPE_A_RXBITFIELD_VCID_SET( rxbitfield, vcid ) \do { \    (rxbitfield) &= ~VCID_MASK; \    (rxbitfield) |= (((vcid) << 16) & VCID_MASK); \} while(0)/** Mask to acess the rxBitField mbuf size */#define CURRMBUFSIZE_MASK       0x0000ffff/** return the rxBitField mbuf size */#define IX_NPE_A_RXBITFIELD_CURRMBUFSIZE_GET( rxbitfield ) \((rxbitfield) & CURRMBUFSIZE_MASK)/** set the rxBitField mbuf size */#define IX_NPE_A_RXBITFIELD_CURRMBUFSIZE_SET( rxbitfield, currmbufsize ) \do { \    (rxbitfield) &= ~CURRMBUFSIZE_MASK; \    (rxbitfield) |= ((currmbufsize) & CURRMBUFSIZE_MASK); \} while(0)/** * @brief Tx Descriptor definition */typedef struct{    UINT8 port;				/**< Tx Port number */    UINT8 aalType; 			/**< AAL Type */    UINT16 currMbufLen;			/**< mbuf length */    UINT32 atmCellHeader;		/**< ATM cell header */    IX_OSAL_MBUF *pCurrMbuf;	        /**< pointer to mbuf */    unsigned char *pCurrMbufData;	/**< Pointer to mbuf->dat */    IX_OSAL_MBUF *pNextMbuf;		/**< Pointer to next mbuf */    UINT32  totalLen;			/**< Total Length */    UINT32  aal5CrcResidue;		/**< AAL5 CRC Residue */} IxNpeA_TxAtmVc;/* Changes to field sizes or orders must be reflected in the offset * definitions above. *//** * @brief Rx Descriptor definition */typedef struct{    UINT32  rxBitField;			/**< Recieved bit field */    UINT32  atmCellHeader;		/**< ATM Cell Header */    UINT32  rsvdWord0;                  /**< Reserved field */    UINT16  currMbufLen;		/**< Mbuf Length */    UINT8   timeLimit; 			/**< Payload Reassembly timeLimit (used for aal0_xx only) */    UINT8   rsvdByte0;                  /**< Reserved field */     UINT32  rsvdWord1;   		/**< Reserved field */    IX_OSAL_MBUF *pCurrMbuf;		/**< Pointer to current mbuf */    unsigned char *pCurrMbufData;	/**< Pointer to current mbuf->data */    IX_OSAL_MBUF *pNextMbuf;		/**< Pointer to next mbuf */    UINT32  totalLen;			/**< Total Length */    UINT32  aal5CrcResidue;		/**< AAL5 CRC Residue */} IxNpeA_RxAtmVc;/** * @brief NPE-A AAL Type */typedef enum{    IX_NPE_A_AAL_TYPE_INVALID = 0,	/**< Invalid AAL type */    IX_NPE_A_AAL_TYPE_0_48    = 0x1,	/**< AAL0 - 48 byte */    IX_NPE_A_AAL_TYPE_0_52    = 0x2,	/**< AAL0 - 52 byte */    IX_NPE_A_AAL_TYPE_5       = 0x5,	/**< AAL5 */    IX_NPE_A_AAL_TYPE_OAM     = 0xF	/**< OAM */} IxNpeA_AalType;/** * @brief NPE-A Payload format 52-bytes & 48-bytes */typedef enum{    IX_NPE_A_52_BYTE_PAYLOAD = 0,	/**< 52 byte payload */    IX_NPE_A_48_BYTE_PAYLOAD		/**< 48 byte payload */} IxNpeA_PayloadFormat;/** * @brief  HSS Packetized NpePacket Descriptor Structure */typedef struct{    UINT8   status;		/**< Status of the packet passed to the client */    UINT8   errorCount;		/**< Number of errors */    UINT8   chainCount;		/**< Mbuf chain count e.g. 0 - No mbuf chain */    UINT8   rsvdByte0;		/**< Reserved byte to make the descriptor word align */    UINT16  packetLength;	/**< Packet Length */    UINT16  rsvdShort0;		/**< Reserved short to make the descriptor a word align */    IX_OSAL_MBUF *pRootMbuf;	/**< Pointer to Root mbuf */    IX_OSAL_MBUF *pNextMbuf;	/**< Pointer to next mbuf */    UINT8   *pMbufData;		/**< Pointer to the current mbuf->data */    UINT32  mbufLength;		/**< Current mbuf length */} IxNpeA_NpePacketDescriptor;#endif/** *@} */#endif /* __doxygen_HIDE */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕免费观看一区| 国产精品一二三| 欧洲精品在线观看| 国产精品色噜噜| 国产精品一线二线三线精华| aaa欧美大片| 国产精品美女久久久久久久| 极品尤物av久久免费看| 欧洲一区在线电影| 蜜臀av性久久久久蜜臀aⅴ四虎| 欧美性三三影院| 伊人夜夜躁av伊人久久| 欧美视频一二三区| 午夜电影久久久| 7777精品伊人久久久大香线蕉完整版| 亚洲精品网站在线观看| 91福利在线导航| 午夜亚洲国产au精品一区二区| 欧美日韩午夜影院| 日韩av电影免费观看高清完整版 | 久久99久久久久久久久久久| 制服丝袜成人动漫| 亚洲国产精品久久久男人的天堂| 欧洲一区在线电影| 日产国产欧美视频一区精品| 日韩一区二区三区高清免费看看| 久久99久久久久久久久久久| 国产无人区一区二区三区| 成人一区二区在线观看| 亚洲欧洲无码一区二区三区| 91精品国产91久久久久久一区二区 | 在线不卡免费欧美| 成人一区二区三区| 美女爽到高潮91| 亚洲精品va在线观看| 精品欧美乱码久久久久久1区2区 | 欧美亚洲愉拍一区二区| 国产精品亚洲一区二区三区妖精 | 欧美aaaaaa午夜精品| 国产精品乱码一区二区三区软件| 欧美日韩在线播| www.亚洲免费av| 美女一区二区在线观看| 亚洲一区二区三区四区中文字幕| 国产偷国产偷精品高清尤物| 7777精品伊人久久久大香线蕉超级流畅 | 椎名由奈av一区二区三区| 精品精品国产高清一毛片一天堂| 色婷婷激情久久| 丁香激情综合国产| 精品一二三四在线| 日韩国产精品大片| 亚洲综合激情网| 中文字幕综合网| 欧美国产日本韩| 久久精品男人天堂av| 日韩一区二区视频| 久久久久久久久一| 91精品欧美久久久久久动漫| 色婷婷av一区| 色婷婷香蕉在线一区二区| 成人黄页毛片网站| 成人性色生活片免费看爆迷你毛片| 日韩国产欧美视频| 天天操天天色综合| 亚洲一区二区三区自拍| 1000精品久久久久久久久| 国产亲近乱来精品视频| 久久综合久色欧美综合狠狠| 日韩免费高清电影| 日韩欧美一区二区在线视频| 正在播放亚洲一区| 欧美日韩高清一区二区| 欧美日韩在线一区二区| 欧美图片一区二区三区| 欧美人动与zoxxxx乱| 欧美丰满一区二区免费视频| 欧美一区二区三区视频免费播放| 欧美精品电影在线播放| 5566中文字幕一区二区电影| 91精品国产91热久久久做人人 | 亚洲电影一区二区三区| 亚洲成人激情社区| 秋霞电影网一区二区| 激情欧美日韩一区二区| 国产精品一线二线三线精华| 成人精品电影在线观看| 92精品国产成人观看免费| 欧美在线观看你懂的| 欧美高清视频不卡网| 欧美va亚洲va香蕉在线| 国产日韩在线不卡| 一区二区三区丝袜| 日韩国产成人精品| 国产精品99久久久久久有的能看| 成人理论电影网| 欧美性生活影院| 欧美一区二区三区在线电影| 久久综合色播五月| 亚洲欧美欧美一区二区三区| 亚洲成a人v欧美综合天堂下载| 美美哒免费高清在线观看视频一区二区| 激情图片小说一区| 91美女片黄在线观看91美女| 欧美高清精品3d| 国产视频一区二区三区在线观看| 亚洲欧美日韩小说| 天堂精品中文字幕在线| 国产精品一区二区三区四区| 色网站国产精品| 精品免费99久久| 亚洲天堂a在线| 久久成人18免费观看| 99国产精品国产精品久久| 欧美日韩日日夜夜| 久久久久久久久久久久久女国产乱| 中文字幕一区二区视频| 奇米一区二区三区| 国产不卡在线视频| 欧美日韩高清不卡| 国产精品福利一区二区| 日本美女一区二区三区| 91麻豆国产香蕉久久精品| 精品国产露脸精彩对白 | 久久精品99国产国产精| 成人aa视频在线观看| 欧美日韩国产综合久久| 国产精品色眯眯| 奇米精品一区二区三区在线观看 | 日韩精品亚洲专区| av福利精品导航| 精品国产伦一区二区三区观看方式| 专区另类欧美日韩| 国产成人av电影| 91精品国产高清一区二区三区 | 久久精品日韩一区二区三区| 亚洲一区二区三区视频在线播放| 岛国精品在线观看| 精品久久久网站| 日韩精品色哟哟| 欧洲精品在线观看| 最新成人av在线| 国产成人av电影免费在线观看| 日韩一级黄色片| 视频一区二区三区在线| 一区二区日韩电影| 精品无人码麻豆乱码1区2区| 欧美无砖砖区免费| 亚洲精品ww久久久久久p站| 国产91丝袜在线观看| 久久综合久久99| 久久草av在线| 日韩一区二区三区免费看| 亚洲1区2区3区视频| 欧美丝袜丝交足nylons图片| 一区二区三区 在线观看视频 | 黑人巨大精品欧美一区| 日韩一级片网址| 奇米影视一区二区三区小说| 欧美精品123区| 日本午夜精品视频在线观看 | 久久综合中文字幕| 精品一区二区三区av| 欧美精品一区二区三| 久久精品国产亚洲5555| 精品久久久久久久久久久久久久久久久 | 一区二区三区欧美久久| 欧美又粗又大又爽| 亚洲一区二区在线视频| 91国产丝袜在线播放| 亚洲福中文字幕伊人影院| 欧美日韩在线电影| 蜜桃久久久久久| 欧美精品一区二区久久久| 精品在线免费观看| 国产日韩欧美在线一区| 不卡av在线免费观看| 美女在线视频一区| 久久久噜噜噜久噜久久综合| 粉嫩av一区二区三区| 中文字幕综合网| 精品视频在线看| 热久久一区二区| 国产亚洲欧美在线| 91在线无精精品入口| 亚洲成人一区二区| 日韩美女在线视频 | 久久se精品一区精品二区| 久久综合色8888| 不卡的电影网站| 亚洲第一电影网| 久久综合狠狠综合久久综合88| 国产91富婆露脸刺激对白| 亚洲女人****多毛耸耸8| 欧美三区在线观看| 韩国欧美国产一区| 亚洲色图制服诱惑| 日韩欧美视频一区| av不卡一区二区三区| 日韩精品成人一区二区在线|