亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cout40.rpt

?? 步進電機8細分CPLD相序及外部DA輸出 實際細分數可達64細分 使用Atmel maxplus2 V10.1軟件
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                        f:\setup\cout40.rpt

MAX+plus II Compiler Report File
Version 10.12 09/21/2001
Compiled: 11/23/2007 13:22:01

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


COUT40


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

cout40    EPM7032SLC44-5   2        7        0      24      19          75 %

User Pins:                 2        7        0  



Project Information                                        f:\setup\cout40.rpt

** PROJECT COMPILATION MESSAGES **

Info: Design Doctor has given the project a clean bill of health based on the EPLD Rules set
Warning: Ignored unnecessary INPUT pin 'SEL2'
Warning: Ignored unnecessary INPUT pin 'SEL1'
Warning: Ignored unnecessary INPUT pin 'SEL0'


Project Information                                        f:\setup\cout40.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CLK' chosen for auto global Clock


Project Information                                        f:\setup\cout40.rpt

** FILE HIERARCHY **



|lpm_add_sub:120|
|lpm_add_sub:120|addcore:adder|
|lpm_add_sub:120|addcore:adder|addcore:adder0|
|lpm_add_sub:120|altshift:result_ext_latency_ffs|
|lpm_add_sub:120|altshift:carry_ext_latency_ffs|
|lpm_add_sub:120|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:147|
|lpm_add_sub:147|addcore:adder|
|lpm_add_sub:147|addcore:adder|addcore:adder0|
|lpm_add_sub:147|altshift:result_ext_latency_ffs|
|lpm_add_sub:147|altshift:carry_ext_latency_ffs|
|lpm_add_sub:147|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:186|
|lpm_add_sub:186|addcore:adder|
|lpm_add_sub:186|addcore:adder|addcore:adder0|
|lpm_add_sub:186|altshift:result_ext_latency_ffs|
|lpm_add_sub:186|altshift:carry_ext_latency_ffs|
|lpm_add_sub:186|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:213|
|lpm_add_sub:213|addcore:adder|
|lpm_add_sub:213|addcore:adder|addcore:adder0|
|lpm_add_sub:213|altshift:result_ext_latency_ffs|
|lpm_add_sub:213|altshift:carry_ext_latency_ffs|
|lpm_add_sub:213|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                               f:\setup\cout40.rpt
cout40

***** Logic for device 'cout40' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              A  R                       R  R  
              D  E                       E  E  
              D  S                       S  S  
              R  E  D                    E  E  
              E  R  I                    R  R  
              S  V  R  V  G  G  G  C  G  V  V  
              S  E  C  C  N  N  N  L  N  E  E  
              3  D  H  C  D  D  D  K  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
     AD2 | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | ADDRESS1 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  A  A  A  A  R  
              E  E  E  E  N  C  D  D  D  D  E  
              S  S  S  S  D  C  D  1  0  D  S  
              E  E  E  E        R        R  E  
              R  R  R  R        E        E  R  
              V  V  V  V        S        S  V  
              E  E  E  E        S        S  E  
              D  D  D  D        0        2  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                               f:\setup\cout40.rpt
cout40

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     8/16( 50%)   5/16( 31%)   7/16( 43%)  14/36( 38%) 
B:    LC17 - LC32    16/16(100%)   7/16( 43%)  12/16( 75%)  12/36( 33%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            12/32     ( 37%)
Total logic cells used:                         24/32     ( 75%)
Total shareable expanders used:                 19/32     ( 59%)
Total Turbo logic cells used:                   24/32     ( 75%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  4.66
Total fan-in:                                   112

Total input pins required:                       2
Total fast input logic cells required:           0
Total output pins required:                      7
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     24
Total flipflops required:                       14
Total product terms required:                   68
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:          19

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                               f:\setup\cout40.rpt
cout40

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  CLK
   4    (1)  (A)      INPUT               0      0   0    0    0    6    6  DIRCH


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                               f:\setup\cout40.rpt
cout40

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  24     32    B         FF   +  t        0      0   0    0    1    0    0  ADDRESS0
  33     24    B         FF   +  t        0      0   0    1    2    0    0  ADDRESS1
  27     29    B         FF   +  t        0      0   0    1    2    0    0  ADDRESS2
   6      3    A         FF   +  t        0      0   0    1    2    0    0  ADDRESS3
  26     30    B         FF   +  t        6      0   0    1    6    0    0  AD0
  25     31    B         FF   +  t        6      6   0    1    8    0    0  AD1
  11      7    A         FF   +  t        6      6   0    1    8    0    0  AD2


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               f:\setup\cout40.rpt
cout40

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (41)    17    B       SOFT      t        0      0   0    0    2    4    4  |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node1
  (5)     2    A       SOFT      t        0      0   0    0    3    4    4  |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node2
 (12)     8    A       SOFT      t        1      0   0    0    4    1    1  |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node3
 (38)    20    B       SOFT      t        0      0   0    0    2    1    1  |LPM_ADD_SUB:147|addcore:adder|addcore:adder0|result_node1
 (28)    28    B       SOFT      t        0      0   0    0    3    1    1  |LPM_ADD_SUB:147|addcore:adder|addcore:adder0|result_node2
 (40)    18    B       SOFT      t        0      0   0    0    2    4    4  |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node1
  (4)     1    A       SOFT      t        0      0   0    0    3    4    4  |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node2
  (9)     6    A       SOFT      t        0      0   0    0    4    1    1  |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node3
 (34)    23    B       SOFT      t        0      0   0    0    2    1    1  |LPM_ADD_SUB:213|addcore:adder|addcore:adder0|result_node1
 (36)    22    B       SOFT      t        0      0   0    0    3    1    1  |LPM_ADD_SUB:213|addcore:adder|addcore:adder0|result_node2
  (8)     5    A       DFFE   +  t        0      0   0    1    2    0    2  addr_temp3 (:23)
 (29)    27    B       DFFE   +  t        0      0   0    1    2    0    4  addr_temp2 (:24)
 (39)    19    B       DFFE   +  t        0      0   0    1    2    0    6  addr_temp1 (:25)
 (37)    21    B       TFFE   +  t        0      0   0    0    0    4    9  addr_temp0 (:26)
  (7)     4    A       TFFE   +  t        6      6   0    1    8    1    3  add_temp2 (:27)
 (32)    25    B       TFFE   +  t        6      6   0    1    8    1    5  add_temp1 (:28)
 (31)    26    B       TFFE   +  t        0      0   0    1    5    1    4  add_temp0 (:29)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               f:\setup\cout40.rpt
cout40

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                         Logic cells placed in LAB 'A'
        +--------------- LC3 ADDRESS3
        | +------------- LC7 AD2
        | | +----------- LC2 |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node2
        | | | +--------- LC8 |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node3
        | | | | +------- LC1 |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node2
        | | | | | +----- LC6 |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node3
        | | | | | | +--- LC5 addr_temp3
        | | | | | | | +- LC4 add_temp2
        | | | | | | | | 
        | | | | | | | |   Other LABs fed by signals
        | | | | | | | |   that feed LAB 'A'
LC      | | | | | | | | | A B |     Logic cells that feed LAB 'A':
LC2  -> - * - - - - - * | * * | <-- |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node2
LC8  -> * - - - - - * - | * - | <-- |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node3
LC1  -> - * - - - - - * | * * | <-- |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node2
LC6  -> * - - - - - * - | * - | <-- |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node3
LC5  -> - - - * - * - - | * - | <-- addr_temp3
LC4  -> - * - - - - - * | * * | <-- add_temp2

Pin
43   -> - - - - - - - - | - - | <-- CLK
4    -> * * - - - - * * | * * | <-- DIRCH
LC17 -> - * - - - - - * | * * | <-- |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node1
LC28 -> - * - - - - - * | * - | <-- |LPM_ADD_SUB:147|addcore:adder|addcore:adder0|result_node2
LC18 -> - * - - - - - * | * * | <-- |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node1
LC22 -> - * - - - - - * | * - | <-- |LPM_ADD_SUB:213|addcore:adder|addcore:adder0|result_node2
LC27 -> - - * * * * - - | * - | <-- addr_temp2
LC19 -> - - * * * * - - | * * | <-- addr_temp1
LC21 -> - * * * * * - * | * * | <-- addr_temp0

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久99精品国产麻豆婷婷洗澡| 亚洲精品久久久久久国产精华液| 欧美日韩三级视频| 91一区二区三区在线观看| 不卡av电影在线播放| 北岛玲一区二区三区四区| 不卡视频一二三| 在线视频欧美精品| 欧美日韩国产一二三| 日韩午夜在线观看视频| 精品卡一卡二卡三卡四在线| 久久久99精品免费观看不卡| 中文字幕不卡在线观看| 日韩一区欧美小说| 亚洲成人激情自拍| 国内精品免费在线观看| 精品在线播放免费| 国产精品资源在线观看| 99热精品国产| 91精品婷婷国产综合久久竹菊| 日韩一区国产二区欧美三区| 久久奇米777| 亚洲欧美日韩国产中文在线| 一区二区三区不卡视频在线观看| 首页亚洲欧美制服丝腿| 国产精品一区二区视频| www.欧美色图| 欧美电影一区二区三区| 精品国产一区二区三区av性色 | 日韩电影在线观看一区| 国内精品久久久久影院一蜜桃| 成人精品电影在线观看| 欧美日本乱大交xxxxx| 久久久久久影视| 亚洲一线二线三线久久久| 青椒成人免费视频| 91免费观看视频在线| 日韩亚洲欧美中文三级| 自拍偷拍亚洲激情| 精品无人区卡一卡二卡三乱码免费卡| 成人一道本在线| 欧美一级欧美三级| 亚洲男人的天堂av| 国产大陆亚洲精品国产| 精品视频在线看| 国产精品美女一区二区在线观看| 日韩精品电影在线观看| 91在线视频免费观看| 精品动漫一区二区三区在线观看| 亚洲美女屁股眼交| 国产一区二区三区精品欧美日韩一区二区三区| 成人看片黄a免费看在线| 日韩一区二区电影网| 樱桃视频在线观看一区| 国产91精品久久久久久久网曝门| 91精品国产91综合久久蜜臀| 综合中文字幕亚洲| 国产不卡一区视频| 欧美精品一区二区不卡| 丝袜美腿亚洲一区二区图片| 91精品91久久久中77777| 国产精品天天看| 国产精品自拍一区| 久久免费偷拍视频| 国产乱子轮精品视频| 欧美大肚乱孕交hd孕妇| 美女视频黄久久| 欧美一二三区在线观看| 青草国产精品久久久久久| 欧美日韩国产片| 视频一区二区三区在线| 欧美日韩精品一二三区| 日韩国产精品久久| 欧美日韩国产美女| 日本不卡的三区四区五区| 欧美精品久久99久久在免费线| 亚洲一区二区三区自拍| 欧美乱妇20p| 午夜精品影院在线观看| 欧美精品一卡二卡| 日韩国产精品久久| 久久久五月婷婷| 国产精品主播直播| ...av二区三区久久精品| 91麻豆swag| 亚洲成人免费视频| 日韩欧美色综合| 国产一区二区福利视频| 亚洲国产精品99久久久久久久久| av影院午夜一区| 亚洲午夜精品17c| 日韩欧美视频一区| 成人黄色av电影| 一区二区免费在线播放| 欧美一区三区四区| 丁香六月综合激情| 一个色在线综合| 欧美r级电影在线观看| 风间由美性色一区二区三区| 亚洲美女一区二区三区| 制服丝袜亚洲精品中文字幕| 精品一二三四区| 亚洲视频在线一区二区| 欧美剧情片在线观看| 国产永久精品大片wwwapp| 国产精品成人免费在线| 777xxx欧美| 成人美女在线视频| 偷拍与自拍一区| 国产欧美日韩在线视频| 欧美日韩专区在线| 国产精品一区二区你懂的| 亚洲黄色免费网站| 久久女同性恋中文字幕| 色婷婷精品大视频在线蜜桃视频| 日韩av高清在线观看| 一区在线观看免费| 欧美一级在线视频| 色婷婷精品久久二区二区蜜臀av| 激情综合亚洲精品| 亚洲va天堂va国产va久| 中文字幕国产一区| 久久先锋影音av| 欧美精品国产精品| 91天堂素人约啪| 国产一区二区三区视频在线播放| 亚洲国产综合在线| 亚洲欧美日韩在线播放| 久久久久久久免费视频了| 欧美日韩精品二区第二页| 成人福利在线看| 老司机一区二区| 日韩专区一卡二卡| 亚洲一区二区三区三| 日韩一区在线播放| 亚洲欧洲av在线| 国产偷国产偷精品高清尤物| 日韩美女天天操| 欧美一区二区观看视频| 欧美群妇大交群中文字幕| 91视频一区二区三区| 成人在线一区二区三区| 国产麻豆精品久久一二三| 麻豆国产精品一区二区三区| 日日夜夜免费精品视频| 亚洲成人一区二区| 亚洲成人动漫av| 天堂成人国产精品一区| 亚洲精品一二三| 亚洲一卡二卡三卡四卡无卡久久| 亚洲欧美欧美一区二区三区| 亚洲精品国产一区二区精华液| 亚洲三级在线播放| 亚洲乱码一区二区三区在线观看| 综合在线观看色| 亚洲视频一区二区在线观看| 亚洲人成在线观看一区二区| 国产精品传媒视频| 亚洲综合激情小说| 日本在线不卡一区| 青青草国产精品亚洲专区无| 久久国产福利国产秒拍| 国产高清精品在线| 丁香天五香天堂综合| 91麻豆蜜桃一区二区三区| 色先锋aa成人| 欧美精品乱码久久久久久| 精品少妇一区二区三区视频免付费| 精品久久久久久久久久久院品网| 精品国产91久久久久久久妲己 | 日本亚洲欧美天堂免费| 男女男精品视频网| 国产伦精品一区二区三区视频青涩 | 亚洲欧美国产三级| 亚洲福利视频一区二区| 久久精品国产免费| 成人动漫在线一区| 色综合天天在线| 日韩一区二区三免费高清| 久久亚洲捆绑美女| 亚洲欧美日韩小说| 久久99久久久久| 成人国产精品免费观看视频| 在线观看日韩一区| 欧美精品一区二区不卡| 亚洲精品免费播放| 麻豆91小视频| 91麻豆国产福利在线观看| 日韩欧美国产一二三区| 最近日韩中文字幕| 九一九一国产精品| 欧美亚洲国产一区在线观看网站 | 一区二区三区中文在线观看| 日韩avvvv在线播放| 成人激情免费电影网址| 在线电影一区二区三区| 综合久久久久久| 国产精品一区久久久久| 欧美精品一卡二卡| 成人欧美一区二区三区1314 |