亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cout40.rpt

?? 步進電機8細分CPLD相序及外部DA輸出 實際細分數(shù)可達64細分 使用Atmel maxplus2 V10.1軟件
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                        f:\setup\cout40.rpt

MAX+plus II Compiler Report File
Version 10.12 09/21/2001
Compiled: 11/23/2007 13:22:01

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


COUT40


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

cout40    EPM7032SLC44-5   2        7        0      24      19          75 %

User Pins:                 2        7        0  



Project Information                                        f:\setup\cout40.rpt

** PROJECT COMPILATION MESSAGES **

Info: Design Doctor has given the project a clean bill of health based on the EPLD Rules set
Warning: Ignored unnecessary INPUT pin 'SEL2'
Warning: Ignored unnecessary INPUT pin 'SEL1'
Warning: Ignored unnecessary INPUT pin 'SEL0'


Project Information                                        f:\setup\cout40.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CLK' chosen for auto global Clock


Project Information                                        f:\setup\cout40.rpt

** FILE HIERARCHY **



|lpm_add_sub:120|
|lpm_add_sub:120|addcore:adder|
|lpm_add_sub:120|addcore:adder|addcore:adder0|
|lpm_add_sub:120|altshift:result_ext_latency_ffs|
|lpm_add_sub:120|altshift:carry_ext_latency_ffs|
|lpm_add_sub:120|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:147|
|lpm_add_sub:147|addcore:adder|
|lpm_add_sub:147|addcore:adder|addcore:adder0|
|lpm_add_sub:147|altshift:result_ext_latency_ffs|
|lpm_add_sub:147|altshift:carry_ext_latency_ffs|
|lpm_add_sub:147|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:186|
|lpm_add_sub:186|addcore:adder|
|lpm_add_sub:186|addcore:adder|addcore:adder0|
|lpm_add_sub:186|altshift:result_ext_latency_ffs|
|lpm_add_sub:186|altshift:carry_ext_latency_ffs|
|lpm_add_sub:186|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:213|
|lpm_add_sub:213|addcore:adder|
|lpm_add_sub:213|addcore:adder|addcore:adder0|
|lpm_add_sub:213|altshift:result_ext_latency_ffs|
|lpm_add_sub:213|altshift:carry_ext_latency_ffs|
|lpm_add_sub:213|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                               f:\setup\cout40.rpt
cout40

***** Logic for device 'cout40' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              A  R                       R  R  
              D  E                       E  E  
              D  S                       S  S  
              R  E  D                    E  E  
              E  R  I                    R  R  
              S  V  R  V  G  G  G  C  G  V  V  
              S  E  C  C  N  N  N  L  N  E  E  
              3  D  H  C  D  D  D  K  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
     AD2 | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | ADDRESS1 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  A  A  A  A  R  
              E  E  E  E  N  C  D  D  D  D  E  
              S  S  S  S  D  C  D  1  0  D  S  
              E  E  E  E        R        R  E  
              R  R  R  R        E        E  R  
              V  V  V  V        S        S  V  
              E  E  E  E        S        S  E  
              D  D  D  D        0        2  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                               f:\setup\cout40.rpt
cout40

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     8/16( 50%)   5/16( 31%)   7/16( 43%)  14/36( 38%) 
B:    LC17 - LC32    16/16(100%)   7/16( 43%)  12/16( 75%)  12/36( 33%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            12/32     ( 37%)
Total logic cells used:                         24/32     ( 75%)
Total shareable expanders used:                 19/32     ( 59%)
Total Turbo logic cells used:                   24/32     ( 75%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  4.66
Total fan-in:                                   112

Total input pins required:                       2
Total fast input logic cells required:           0
Total output pins required:                      7
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     24
Total flipflops required:                       14
Total product terms required:                   68
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:          19

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                               f:\setup\cout40.rpt
cout40

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  CLK
   4    (1)  (A)      INPUT               0      0   0    0    0    6    6  DIRCH


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                               f:\setup\cout40.rpt
cout40

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  24     32    B         FF   +  t        0      0   0    0    1    0    0  ADDRESS0
  33     24    B         FF   +  t        0      0   0    1    2    0    0  ADDRESS1
  27     29    B         FF   +  t        0      0   0    1    2    0    0  ADDRESS2
   6      3    A         FF   +  t        0      0   0    1    2    0    0  ADDRESS3
  26     30    B         FF   +  t        6      0   0    1    6    0    0  AD0
  25     31    B         FF   +  t        6      6   0    1    8    0    0  AD1
  11      7    A         FF   +  t        6      6   0    1    8    0    0  AD2


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               f:\setup\cout40.rpt
cout40

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (41)    17    B       SOFT      t        0      0   0    0    2    4    4  |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node1
  (5)     2    A       SOFT      t        0      0   0    0    3    4    4  |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node2
 (12)     8    A       SOFT      t        1      0   0    0    4    1    1  |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node3
 (38)    20    B       SOFT      t        0      0   0    0    2    1    1  |LPM_ADD_SUB:147|addcore:adder|addcore:adder0|result_node1
 (28)    28    B       SOFT      t        0      0   0    0    3    1    1  |LPM_ADD_SUB:147|addcore:adder|addcore:adder0|result_node2
 (40)    18    B       SOFT      t        0      0   0    0    2    4    4  |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node1
  (4)     1    A       SOFT      t        0      0   0    0    3    4    4  |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node2
  (9)     6    A       SOFT      t        0      0   0    0    4    1    1  |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node3
 (34)    23    B       SOFT      t        0      0   0    0    2    1    1  |LPM_ADD_SUB:213|addcore:adder|addcore:adder0|result_node1
 (36)    22    B       SOFT      t        0      0   0    0    3    1    1  |LPM_ADD_SUB:213|addcore:adder|addcore:adder0|result_node2
  (8)     5    A       DFFE   +  t        0      0   0    1    2    0    2  addr_temp3 (:23)
 (29)    27    B       DFFE   +  t        0      0   0    1    2    0    4  addr_temp2 (:24)
 (39)    19    B       DFFE   +  t        0      0   0    1    2    0    6  addr_temp1 (:25)
 (37)    21    B       TFFE   +  t        0      0   0    0    0    4    9  addr_temp0 (:26)
  (7)     4    A       TFFE   +  t        6      6   0    1    8    1    3  add_temp2 (:27)
 (32)    25    B       TFFE   +  t        6      6   0    1    8    1    5  add_temp1 (:28)
 (31)    26    B       TFFE   +  t        0      0   0    1    5    1    4  add_temp0 (:29)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               f:\setup\cout40.rpt
cout40

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                         Logic cells placed in LAB 'A'
        +--------------- LC3 ADDRESS3
        | +------------- LC7 AD2
        | | +----------- LC2 |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node2
        | | | +--------- LC8 |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node3
        | | | | +------- LC1 |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node2
        | | | | | +----- LC6 |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node3
        | | | | | | +--- LC5 addr_temp3
        | | | | | | | +- LC4 add_temp2
        | | | | | | | | 
        | | | | | | | |   Other LABs fed by signals
        | | | | | | | |   that feed LAB 'A'
LC      | | | | | | | | | A B |     Logic cells that feed LAB 'A':
LC2  -> - * - - - - - * | * * | <-- |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node2
LC8  -> * - - - - - * - | * - | <-- |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node3
LC1  -> - * - - - - - * | * * | <-- |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node2
LC6  -> * - - - - - * - | * - | <-- |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node3
LC5  -> - - - * - * - - | * - | <-- addr_temp3
LC4  -> - * - - - - - * | * * | <-- add_temp2

Pin
43   -> - - - - - - - - | - - | <-- CLK
4    -> * * - - - - * * | * * | <-- DIRCH
LC17 -> - * - - - - - * | * * | <-- |LPM_ADD_SUB:120|addcore:adder|addcore:adder0|result_node1
LC28 -> - * - - - - - * | * - | <-- |LPM_ADD_SUB:147|addcore:adder|addcore:adder0|result_node2
LC18 -> - * - - - - - * | * * | <-- |LPM_ADD_SUB:186|addcore:adder|addcore:adder0|result_node1
LC22 -> - * - - - - - * | * - | <-- |LPM_ADD_SUB:213|addcore:adder|addcore:adder0|result_node2
LC27 -> - - * * * * - - | * - | <-- addr_temp2
LC19 -> - - * * * * - - | * * | <-- addr_temp1
LC21 -> - * * * * * - * | * * | <-- addr_temp0

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲欧洲精品一区二区三区| 亚洲美女视频一区| 亚洲一级电影视频| 国产精品一品二品| 精品日本一线二线三线不卡| 午夜国产精品一区| 欧洲人成人精品| 最新久久zyz资源站| 99久久婷婷国产综合精品| 日韩三级免费观看| 日韩电影在线免费| 9191成人精品久久| 老司机午夜精品| 久久看人人爽人人| 成人免费视频免费观看| 一色桃子久久精品亚洲| 色一情一伦一子一伦一区| 国产午夜精品久久久久久免费视 | 色94色欧美sute亚洲线路二| 成人免费在线观看入口| www.欧美色图| 一区二区视频在线| 国产成人福利片| 国产精品久久综合| 99re6这里只有精品视频在线观看| 国产精品国产成人国产三级| 欧美自拍偷拍午夜视频| 亚洲国产一区二区视频| 欧美一区二区三区免费在线看| 日本女优在线视频一区二区| 538prom精品视频线放| 国产精品99久久久| 国产精品久久久久久久久免费丝袜| 99re这里只有精品视频首页| 亚洲电影第三页| 欧美tickling网站挠脚心| 成人免费观看av| 亚洲一区二区三区不卡国产欧美| 欧美一区二区在线免费观看| 国产精品一区在线观看乱码| 亚洲欧美精品午睡沙发| 日韩亚洲欧美中文三级| 国产大片一区二区| 亚洲一区二区偷拍精品| 精品久久一区二区三区| fc2成人免费人成在线观看播放| 亚洲国产精品一区二区www在线| 精品久久久久久无| 国产成人久久精品77777最新版本 国产成人鲁色资源国产91色综 | 久久久久久久久岛国免费| 99久久国产综合精品麻豆| 琪琪一区二区三区| 国产精品福利av| 日韩欧美成人一区| 色呦呦国产精品| 狠狠网亚洲精品| 性久久久久久久| 成人免费小视频| 精品国产精品网麻豆系列| 91传媒视频在线播放| 国产乱子伦一区二区三区国色天香| 国产片一区二区| 欧美一二三在线| 色婷婷综合久久久久中文 | 国产精品亲子乱子伦xxxx裸| 欧美群妇大交群中文字幕| 成人午夜伦理影院| 青青草91视频| 一区二区三区国产豹纹内裤在线| 久久久久久久久久久久久夜| 日韩欧美国产午夜精品| 精品视频色一区| 色综合久久综合网| 成人午夜免费电影| 国产乱码精品一品二品| 久久精品国产免费| 午夜电影网一区| 一区在线播放视频| 中文字幕亚洲视频| 国产精品网站在线| 久久久不卡影院| 久久久欧美精品sm网站| 欧美日本在线一区| 欧美在线色视频| 色狠狠综合天天综合综合| av男人天堂一区| 成人激情av网| 国产电影一区在线| 全国精品久久少妇| 日本不卡在线视频| 午夜伦欧美伦电影理论片| 亚洲国产精品视频| 午夜激情久久久| 日本v片在线高清不卡在线观看| 五月激情综合色| 日韩影院精彩在线| 美腿丝袜一区二区三区| 亚洲动漫第一页| 天堂av在线一区| 日本不卡123| 精品无人码麻豆乱码1区2区| 美腿丝袜在线亚洲一区| 午夜精品久久久久久久| 午夜久久久久久久久| 日本成人在线电影网| 国模冰冰炮一区二区| 日本美女一区二区| 国产乱人伦偷精品视频不卡| 99在线视频精品| 91影院在线观看| 欧美性大战久久| 欧美一区二区三区性视频| 欧美成人激情免费网| 色噜噜夜夜夜综合网| 欧美人妇做爰xxxⅹ性高电影| 日韩精品资源二区在线| 久久久久久亚洲综合| 国产精品初高中害羞小美女文| 亚洲欧美日韩综合aⅴ视频| 久久久久国产精品麻豆| 国产视频不卡一区| 亚洲一级二级在线| 春色校园综合激情亚洲| 欧美日韩国产经典色站一区二区三区 | 中国av一区二区三区| 亚洲成人1区2区| 成+人+亚洲+综合天堂| 欧美一区二区成人6969| 国产精品久久三区| 麻豆国产欧美一区二区三区| 一本到不卡精品视频在线观看| 久久影院电视剧免费观看| 亚洲妇女屁股眼交7| 99riav一区二区三区| 久久久久久久久97黄色工厂| 天堂一区二区在线| 色八戒一区二区三区| 亚洲国产精品成人综合| 久久精品国产99国产| 欧美日精品一区视频| 国产精品国产三级国产普通话蜜臀| 精品一区二区免费看| 欧美一区二区三区免费大片| 一区二区三区国产精品| 99这里只有久久精品视频| 久久精品网站免费观看| 麻豆91精品视频| 91精品久久久久久蜜臀| 亚洲一区视频在线| 在线观看国产日韩| 亚洲色图在线看| 成人免费av在线| 国产日韩在线不卡| 狠狠色伊人亚洲综合成人| 91.com视频| 日韩成人dvd| 欧美一级搡bbbb搡bbbb| 午夜久久久久久久久久一区二区| 色屁屁一区二区| 一区二区在线观看不卡| 色综合久久综合中文综合网| 国产精品久久久久久久久久久免费看 | 老司机精品视频线观看86| 欧美一区二区免费视频| 日韩精品国产欧美| 欧美高清性hdvideosex| 天堂久久一区二区三区| 在线成人高清不卡| 日本美女视频一区二区| 日韩女优制服丝袜电影| 伦理电影国产精品| 欧美成人video| 国产成人精品亚洲午夜麻豆| 中文字幕av一区二区三区高| 国产99久久久国产精品潘金网站| 中文字幕av在线一区二区三区| 成人激情av网| 一区二区理论电影在线观看| 欧美色偷偷大香| 久久99在线观看| 国产网红主播福利一区二区| gogogo免费视频观看亚洲一| 亚洲精品乱码久久久久久黑人| 欧美性受xxxx| 蜜桃视频一区二区三区| 精品伦理精品一区| 成人精品一区二区三区四区| 综合欧美一区二区三区| 欧美日韩一区在线| 久久激情五月激情| 欧美国产乱子伦| 欧洲国产伦久久久久久久| 日韩专区一卡二卡| 久久久久久久久久久99999| 99久久久免费精品国产一区二区| 亚洲va韩国va欧美va| 精品精品国产高清a毛片牛牛| av电影在线不卡| 免费美女久久99| 国产精品蜜臀在线观看|