亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? cout8.rpt

?? 步進(jìn)電機(jī)8細(xì)分CPLD相序及外部DA輸出 實(shí)際細(xì)分?jǐn)?shù)可達(dá)64細(xì)分 使用Atmel maxplus2 V10.1軟件
?? RPT
字號(hào):
Project Information                                         f:\setup\cout8.rpt

MAX+plus II Compiler Report File
Version 10.12 09/21/2001
Compiled: 11/23/2007 12:58:59

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


COUT8


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

cout8     EPM7032SLC44-5   3        4        0      4       0           12 %

User Pins:                 3        4        0  



Project Information                                         f:\setup\cout8.rpt

** PROJECT COMPILATION MESSAGES **

Design Doctor Warning: Logic that drives primitive 'ADDS1' contains a static 1 hazard when 'RUNDIR1' = 1, 'RUNDIR0' = 1 and primitive 'RUNDIR2' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'ADDS1' contains a static 1 hazard when 'RUNDIR2' = 1, 'RUNDIR0' = 1 and primitive 'RUNDIR1' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'ADDS1' contains a static 1 hazard when 'RUNDIR2' = 1, 'RUNDIR1' = 1 and primitive 'RUNDIR0' changes -- hazard found before logic synthesis
Info: Design Doctor issued 3 warning message(s) with EPLD Rules


Device-Specific Information:                                f:\setup\cout8.rpt
cout8

***** Logic for device 'cout8' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
              R  R  R                          
              U  U  U                          
              N  N  N                    A  A  
              D  D  D                    D  D  
              I  I  I  V  G  G  G  G  G  D  D  
              R  R  R  C  N  N  N  N  N  S  S  
              0  1  2  C  D  D  D  D  D  0  3  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | ADDS2 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | ADDS1 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                f:\setup\cout8.rpt
cout8

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   5/16( 31%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     4/16( 25%)   6/16( 37%)   0/16(  0%)   3/36(  8%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            11/32     ( 34%)
Total logic cells used:                          4/32     ( 12%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    4/32     ( 12%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  3.00
Total fan-in:                                    12

Total input pins required:                       3
Total fast input logic cells required:           0
Total output pins required:                      4
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      4
Total flipflops required:                        0
Total product terms required:                   10
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                f:\setup\cout8.rpt
cout8

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   6    (3)  (A)      INPUT               0      0   0    0    0    4    0  RUNDIR0
   5    (2)  (A)      INPUT               0      0   0    0    0    4    0  RUNDIR1
   4    (1)  (A)      INPUT               0      0   0    0    0    4    0  RUNDIR2


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                f:\setup\cout8.rpt
cout8

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B     OUTPUT      t        0      0   0    3    0    0    0  ADDS0
  37     21    B     OUTPUT      t        0      0   0    3    0    0    0  ADDS1
  39     19    B     OUTPUT      t        0      0   0    3    0    0    0  ADDS2
  40     18    B     OUTPUT      t        0      0   0    3    0    0    0  ADDS3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                f:\setup\cout8.rpt
cout8

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                 Logic cells placed in LAB 'B'
        +------- LC17 ADDS0
        | +----- LC21 ADDS1
        | | +--- LC19 ADDS2
        | | | +- LC18 ADDS3
        | | | | 
        | | | |   Other LABs fed by signals
        | | | |   that feed LAB 'B'
LC      | | | | | A B |     Logic cells that feed LAB 'B':

Pin
6    -> * * * * | - * | <-- RUNDIR0
5    -> * * * * | - * | <-- RUNDIR1
4    -> * * * * | - * | <-- RUNDIR2


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                                f:\setup\cout8.rpt
cout8

** EQUATIONS **

RUNDIR0  : INPUT;
RUNDIR1  : INPUT;
RUNDIR2  : INPUT;

-- Node name is 'ADDS0' 
-- Equation name is 'ADDS0', location is LC017, type is output.
 ADDS0   = LCELL( _EQ001 $ !RUNDIR1);
  _EQ001 =  RUNDIR0 &  RUNDIR1 & !RUNDIR2
         # !RUNDIR1 & !RUNDIR2;

-- Node name is 'ADDS1' 
-- Equation name is 'ADDS1', location is LC021, type is output.
 ADDS1   = LCELL( _EQ002 $ !RUNDIR2);
  _EQ002 =  RUNDIR0 &  RUNDIR1 &  RUNDIR2
         #  RUNDIR1 & !RUNDIR2;

-- Node name is 'ADDS2' 
-- Equation name is 'ADDS2', location is LC019, type is output.
 ADDS2   = LCELL( _EQ003 $ !RUNDIR2);
  _EQ003 = !RUNDIR0 & !RUNDIR1 & !RUNDIR2;

-- Node name is 'ADDS3' 
-- Equation name is 'ADDS3', location is LC018, type is output.
 ADDS3   = LCELL( _EQ004 $  RUNDIR2);
  _EQ004 = !RUNDIR0 & !RUNDIR1 &  RUNDIR2;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                         f:\setup\cout8.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = on
   Rules                                  = EPLD Rules


Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   Design Doctor                          00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 5,860K

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
激情文学综合丁香| av高清久久久| 亚洲视频每日更新| 欧美一区二区在线播放| av在线不卡电影| 国产精品影视在线观看| 亚洲国产综合人成综合网站| 国产欧美一区二区精品忘忧草| 欧美三级蜜桃2在线观看| 从欧美一区二区三区| 奇米色一区二区| 亚洲一级二级三级| 一区在线观看视频| 国产精品人成在线观看免费 | 日本aⅴ免费视频一区二区三区| 国产精品少妇自拍| 久久综合色之久久综合| 欧美人体做爰大胆视频| 欧美在线观看视频一区二区| 成人激情午夜影院| 国产成+人+日韩+欧美+亚洲| 狠狠色综合日日| 蜜桃av一区二区| 日韩在线一区二区| 亚洲图片有声小说| 亚洲国产cao| 亚洲电影一区二区三区| 亚洲影院久久精品| 亚洲午夜久久久久久久久久久| 怡红院av一区二区三区| 一区二区在线看| 一区二区免费在线| 一区二区三区美女| 亚洲综合色在线| 亚洲午夜电影在线| 亚洲3atv精品一区二区三区| 亚洲不卡av一区二区三区| 亚洲影视在线观看| 午夜视频一区在线观看| 亚洲成在人线在线播放| 日韩国产精品久久久| 日韩精品电影在线观看| 蜜臀av在线播放一区二区三区 | 日韩精品午夜视频| 全部av―极品视觉盛宴亚洲| 免费不卡在线观看| 久久99精品网久久| 国产精品资源在线观看| 成熟亚洲日本毛茸茸凸凹| 成人美女在线观看| 日本精品免费观看高清观看| 欧美日韩一区二区在线视频| 8x福利精品第一导航| 精品国一区二区三区| 亚洲精品一区二区三区影院| 国产亚洲短视频| 中文字幕一区二区三区精华液| 中文字幕一区二区三区不卡在线| 亚洲精品老司机| 水蜜桃久久夜色精品一区的特点| 久久成人麻豆午夜电影| 粗大黑人巨茎大战欧美成人| 色悠悠亚洲一区二区| 欧美日韩视频在线第一区| 欧美电视剧在线观看完整版| 国产精品人成在线观看免费| 亚洲国产sm捆绑调教视频| 麻豆freexxxx性91精品| 成人午夜精品在线| 欧美日韩免费观看一区二区三区| 日韩欧美一级精品久久| 国产人妖乱国产精品人妖| 亚洲一区在线电影| 久久国产成人午夜av影院| 成人激情文学综合网| 在线不卡欧美精品一区二区三区| 精品久久久久久亚洲综合网 | 欧美国产一区视频在线观看| 亚洲午夜羞羞片| 国产一区二区三区精品欧美日韩一区二区三区 | 国产精品色哟哟| 亚州成人在线电影| 国产xxx精品视频大全| 欧美日韩一区二区三区高清| 国产午夜精品在线观看| 一级女性全黄久久生活片免费| 欧美aaaaa成人免费观看视频| 国产999精品久久久久久| 欧美性大战久久| 国产农村妇女毛片精品久久麻豆| 亚洲一区国产视频| 国产 日韩 欧美大片| 91精品欧美福利在线观看| 一区在线观看视频| 国产一区二区三区观看| 欧洲色大大久久| 国产精品天天看| 麻豆91精品91久久久的内涵| 欧美怡红院视频| 国产精品美女久久久久aⅴ国产馆| 三级成人在线视频| 色综合天天综合色综合av| 久久这里只有精品视频网| 亚洲午夜精品网| 成人avav在线| 国产日产欧美精品一区二区三区| 免费日本视频一区| 欧美在线|欧美| 综合色中文字幕| 福利一区二区在线观看| 日韩精品一区二区三区蜜臀 | 久久av资源网| 欧美福利一区二区| 亚洲国产成人91porn| 一本一道久久a久久精品综合蜜臀| 精品国产不卡一区二区三区| 日一区二区三区| 欧美日韩dvd在线观看| 亚洲精品精品亚洲| 91色视频在线| 自拍偷拍欧美精品| 99精品欧美一区二区三区综合在线| 久久亚洲精品小早川怜子| 精品一区二区三区在线观看国产| 在线播放日韩导航| 亚洲成人动漫在线免费观看| 欧洲精品中文字幕| 一区二区三区在线视频免费观看| 99久久精品国产观看| 亚洲天堂a在线| 色综合久久天天| 亚洲免费观看高清在线观看| 91视频观看视频| 一区二区三区av电影| 欧美色国产精品| 日韩电影在线一区二区三区| 欧美日本视频在线| 另类小说视频一区二区| 欧美一区二区福利视频| 精品午夜久久福利影院| www精品美女久久久tv| 国产精品一二三| 国产精品青草久久| 色诱亚洲精品久久久久久| 一区二区三区.www| 欧美日韩美少妇| 九九在线精品视频| 久久精品一区二区| 不卡电影免费在线播放一区| 亚洲精品免费看| 欧美日韩欧美一区二区| 美女网站色91| 国产精品视频第一区| 色噜噜狠狠色综合中国| 亚洲国产视频一区二区| 日韩一区二区三| 国产福利一区二区三区在线视频| 中文字幕一区在线| 欧美日免费三级在线| 久久国产欧美日韩精品| 亚洲国产成人在线| 欧美性videosxxxxx| 日本va欧美va瓶| 国产精品美女久久久久久2018| 欧美中文一区二区三区| 奇米在线7777在线精品| 国产精品嫩草99a| 欧美三级电影一区| 韩国欧美国产1区| 亚洲人精品一区| 日韩欧美国产三级电影视频| 懂色av一区二区在线播放| 亚洲国产日日夜夜| 久久久影视传媒| 欧美系列一区二区| 国产激情视频一区二区在线观看| 亚洲人被黑人高潮完整版| 日韩午夜在线观看视频| 成人av网在线| 麻豆国产欧美日韩综合精品二区| 国产精品久久久久久亚洲毛片| 欧美高清精品3d| 99精品欧美一区二区三区小说 | 国产盗摄女厕一区二区三区 | 麻豆91在线播放| 亚洲欧美区自拍先锋| 精品日韩在线一区| 在线免费观看日本一区| 国产精品资源网| 免费观看在线综合色| 亚洲精品美腿丝袜| 国产婷婷一区二区| 91精品国产色综合久久ai换脸 | 久久久久久免费| 欧美裸体bbwbbwbbw| 91视频免费观看| 国产精品99久久久久久宅男| 秋霞电影网一区二区| 亚洲一区日韩精品中文字幕| 中文字幕一区二区三区不卡在线 |