亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? clock.map.rpt

?? 電子課程設計數字鐘的源代碼
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
; |clock                     ; 119 (0)     ; 53           ; 0           ; 23   ; 0            ; 66 (0)       ; 6 (0)             ; 47 (0)           ; 30 (0)          ; |clock                ;
;    |7432:inst10|           ; 1 (1)       ; 0            ; 0           ; 0    ; 0            ; 1 (1)        ; 0 (0)             ; 0 (0)            ; 0 (0)           ; |clock|7432:inst10    ;
;    |7432:inst7|            ; 1 (1)       ; 0            ; 0           ; 0    ; 0            ; 1 (1)        ; 0 (0)             ; 0 (0)            ; 0 (0)           ; |clock|7432:inst7     ;
;    |DISPLAY:21|            ; 7 (7)       ; 0            ; 0           ; 0    ; 0            ; 7 (7)        ; 0 (0)             ; 0 (0)            ; 0 (0)           ; |clock|DISPLAY:21     ;
;    |HOUR:19|               ; 17 (17)     ; 8            ; 0           ; 0    ; 0            ; 9 (9)        ; 3 (3)             ; 5 (5)            ; 4 (4)           ; |clock|HOUR:19        ;
;    |MINUTE:18|             ; 15 (15)     ; 8            ; 0           ; 0    ; 0            ; 7 (7)        ; 0 (0)             ; 8 (8)            ; 0 (0)           ; |clock|MINUTE:18      ;
;    |SECOND:17|             ; 12 (12)     ; 8            ; 0           ; 0    ; 0            ; 4 (4)        ; 0 (0)             ; 8 (8)            ; 0 (0)           ; |clock|SECOND:17      ;
;    |SELTIME:48|            ; 18 (18)     ; 3            ; 0           ; 0    ; 0            ; 15 (15)      ; 3 (3)             ; 0 (0)            ; 0 (0)           ; |clock|SELTIME:48     ;
;    |weisel:inst|           ; 9 (9)       ; 0            ; 0           ; 0    ; 0            ; 9 (9)        ; 0 (0)             ; 0 (0)            ; 0 (0)           ; |clock|weisel:inst    ;
;    |wushifp:inst3|         ; 9 (9)       ; 6            ; 0           ; 0    ; 0            ; 3 (3)        ; 0 (0)             ; 6 (6)            ; 6 (6)           ; |clock|wushifp:inst3  ;
;    |yiqianfp:inst1|        ; 15 (15)     ; 10           ; 0           ; 0    ; 0            ; 5 (5)        ; 0 (0)             ; 10 (10)          ; 10 (10)         ; |clock|yiqianfp:inst1 ;
;    |yiqianfp:inst2|        ; 15 (15)     ; 10           ; 0           ; 0    ; 0            ; 5 (5)        ; 0 (0)             ; 10 (10)          ; 10 (10)         ; |clock|yiqianfp:inst2 ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+-----------------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.


+------------------------------------------------------+
; General Register Statistics                          ;
+----------------------------------------------+-------+
; Statistic                                    ; Value ;
+----------------------------------------------+-------+
; Total registers                              ; 53    ;
; Number of registers using Synchronous Clear  ; 26    ;
; Number of registers using Synchronous Load   ; 0     ;
; Number of registers using Asynchronous Clear ; 33    ;
; Number of registers using Asynchronous Load  ; 0     ;
; Number of registers using Clock Enable       ; 19    ;
; Number of registers using Preset             ; 0     ;
+----------------------------------------------+-------+


+------------------------------------------------------------------------------------------------------------------------------------------+
; Multiplexer Restructuring Statistics (Restructuring Performed)                                                                           ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+
; Multiplexer Inputs ; Bus Width ; Baseline Area ; Area if Restructured ; Saving if Restructured ; Registered ; Example Multiplexer Output ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+
; 3:1                ; 4 bits    ; 8 LEs         ; 4 LEs                ; 4 LEs                  ; Yes        ; |clock|SECOND:17|cnt0[3]   ;
; 3:1                ; 2 bits    ; 4 LEs         ; 2 LEs                ; 2 LEs                  ; Yes        ; |clock|MINUTE:18|cnt0[1]   ;
; 3:1                ; 2 bits    ; 4 LEs         ; 4 LEs                ; 0 LEs                  ; Yes        ; |clock|MINUTE:18|cnt0[0]   ;
; 3:1                ; 4 bits    ; 8 LEs         ; 4 LEs                ; 4 LEs                  ; Yes        ; |clock|HOUR:19|cnt0[0]     ;
; 4:1                ; 4 bits    ; 8 LEs         ; 4 LEs                ; 4 LEs                  ; Yes        ; |clock|SECOND:17|cnt1[2]   ;
; 8:1                ; 4 bits    ; 20 LEs        ; 16 LEs               ; 4 LEs                  ; No         ; |clock|SELTIME:48|daout[0] ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+


+--------------------------------+
; Analysis & Synthesis Equations ;
+--------------------------------+
The equations can be found in C:/Documents and Settings/Administrator/桌面/復件 復件 clock/clock.map.eqn.


+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 5.0 Build 148 04/26/2005 SJ Full Version
    Info: Processing started: Tue Jan 22 17:41:01 2008
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off clock -c clock
Info: Found 2 design units, including 1 entities, in source file alert.vhd
    Info: Found design unit 1: ALERT-sss_arc
    Info: Found entity 1: ALERT
Info: Found 2 design units, including 1 entities, in source file display.vhd
    Info: Found design unit 1: DISPLAY-disp_are
    Info: Found entity 1: DISPLAY
Info: Found 2 design units, including 1 entities, in source file hour.vhd
    Info: Found design unit 1: HOUR-hour_arc
    Info: Found entity 1: HOUR
Info: Found 2 design units, including 1 entities, in source file minsecond.vhd
    Info: Found design unit 1: MINSECOND_a-SEC
    Info: Found entity 1: MINSECOND_a
Info: Found 2 design units, including 1 entities, in source file minsecondb.vhd
    Info: Found design unit 1: MINSECONDb-SEC
    Info: Found entity 1: MINSECONDb
Info: Found 2 design units, including 1 entities, in source file minute.vhd
    Info: Found design unit 1: MINUTE-MIN
    Info: Found entity 1: MINUTE
Info: Found 2 design units, including 1 entities, in source file second.vhd
    Info: Found design unit 1: SECOND-SEC
    Info: Found entity 1: SECOND
Info: Found 2 design units, including 1 entities, in source file seltime.vhd
    Info: Found design unit 1: SELTIME-fun
    Info: Found entity 1: SELTIME
Info: Found 1 design units, including 1 entities, in source file clock.bdf
    Info: Found entity 1: clock
Info: Found 2 design units, including 1 entities, in source file yiqianfp.vhd
    Info: Found design unit 1: yiqianfp-fenpin
    Info: Found entity 1: yiqianfp
Info: Found 2 design units, including 1 entities, in source file wushifp.vhd
    Info: Found design unit 1: wushifp-fenpin
    Info: Found entity 1: wushifp
Info: Found 2 design units, including 1 entities, in source file weisel.vhd
    Info: Found design unit 1: weisel-module
    Info: Found entity 1: weisel
Info: Elaborating entity "clock" for the top level hierarchy
Warning: Pin "sound" is missing source
Warning: Port "clk" of type MINSECONDB and instance "49" is missing source signal
Warning: Port "clk" of type ALERT and instance "16" is missing source signal
Info: Elaborating entity "DISPLAY" for hierarchy "DISPLAY:21"
Info: Elaborating entity "SELTIME" for hierarchy "SELTIME:48"
Warning: VHDL Process Statement warning at seltime.vhd(25): signal "count" is read inside the Process Statement but isn't in the Process Statement's sensivitity list
Warning: VHDL Process Statement warning at seltime.vhd(26): signal "secm0" is read inside the Process Statement but isn't in the Process Statement's sensivitity list
Warning: VHDL Process Statement warning at seltime.vhd(27): signal "secm1" is read inside the Process Statement but isn't in the Process Statement's sensivitity list
Warning: VHDL Process Statement warning at seltime.vhd(28): signal "sec0" is read inside the Process Statement but isn't in the Process Statement's sensivitity list
Warning: VHDL Process Statement warning at seltime.vhd(29): signal "sec1" is read inside the Process Statement but isn't in the Process Statement's sensivitity list
Warning: VHDL Process Statement warning at seltime.vhd(30): signal "min0" is read inside the Process Statement but isn't in the Process Statement's sensivitity list
Warning: VHDL Process Statement warning at seltime.vhd(31): signal "min1" is read inside the Process Statement but isn't in the Process Statement's sensivitity list
Warning: VHDL Process Statement warning at seltime.vhd(32): signal "h0" is read inside the Process Statement but isn't in the Process Statement's sensivitity list
Warning: VHDL Process Statement warning at seltime.vhd(33): signal "h1" is read inside the Process Statement but isn't in the Process Statement's sensivitity list
Info: VHDL Case Statement information at seltime.vhd(34): OTHERS choice is never selected
Info: Elaborating entity "yiqianfp" for hierarchy "yiqianfp:inst1"
Info: Elaborating entity "HOUR" for hierarchy "HOUR:19"
Info: Found 1 design units, including 1 entities, in source file ../../../../altera/quartus50/libraries/others/maxplus2/7432.bdf
    Info: Found entity 1: 7432
Info: Elaborating entity "7432" for hierarchy "7432:inst10"
Info: Found 1 design units, including 1 entities, in source file ../../../../altera/quartus50/libraries/others/maxplus2/7400.bdf
    Info: Found entity 1: 7400
Info: Elaborating entity "7400" for hierarchy "7400:inst9"
Info: Elaborating entity "MINUTE" for hierarchy "MINUTE:18"
Info: Elaborating entity "SECOND" for hierarchy "SECOND:17"
Info: Elaborating entity "wushifp" for hierarchy "wushifp:inst3"
Info: Found 1 design units, including 1 entities, in source file ../../../../altera/quartus50/libraries/others/maxplus2/7408.bdf
    Info: Found entity 1: 7408
Info: Elaborating entity "7408" for hierarchy "7408:inst8"
Info: Elaborating entity "MINSECONDb" for hierarchy "MINSECONDb:49"
Info: (10035) Verilog HDL or VHDL information at minsecondb.vhd(11): object "clk1" declared but not used
Info: Elaborating entity "weisel" for hierarchy "weisel:inst"
Info: VHDL Case Statement information at weisel.vhd(25): OTHERS choice is never selected
Info: Elaborating entity "ALERT" for hierarchy "ALERT:16"
Warning: No clock transition on register "MINSECONDb:49|cnt1[3]" due to stuck clock or clock enable
Warning: Reduced register "MINSECONDb:49|cnt1[3]" with stuck clock port to stuck value GND
Warning: No clock transition on register "MINSECONDb:49|cnt1[2]" due to stuck clock or clock enable
Warning: Reduced register "MINSECONDb:49|cnt1[2]" with stuck clock port to stuck value GND
Warning: No clock transition on register "MINSECONDb:49|cnt1[1]" due to stuck clock or clock enable
Warning: Reduced register "MINSECONDb:49|cnt1[1]" with stuck clock port to stuck value GND
Warning: No clock transition on register "MINSECONDb:49|cnt1[0]" due to stuck clock or clock enable
Warning: Reduced register "MINSECONDb:49|cnt1[0]" with stuck clock port to stuck value GND
Warning: No clock transition on register "MINSECONDb:49|cnt0[3]" due to stuck clock or clock enable
Warning: Reduced register "MINSECONDb:49|cnt0[3]" with stuck clock port to stuck value GND
Warning: No clock transition on register "MINSECONDb:49|cnt0[2]" due to stuck clock or clock enable
Warning: Reduced register "MINSECONDb:49|cnt0[2]" with stuck clock port to stuck value GND
Warning: No clock transition on register "MINSECONDb:49|cnt0[1]" due to stuck clock or clock enable
Warning: Reduced register "MINSECONDb:49|cnt0[1]" with stuck clock port to stuck value GND
Warning: No clock transition on register "MINSECONDb:49|cnt0[0]" due to stuck clock or clock enable
Warning: Reduced register "MINSECONDb:49|cnt0[0]" with stuck clock port to stuck value GND
Warning: Reduced register "SECOND:17|cnt1[3]" with stuck data_in port to stuck value GND
Warning: Reduced register "MINUTE:18|cnt1[3]" with stuck data_in port to stuck value GND
Warning: Output pins are stuck at VCC or GND
    Warning: Pin "sound" stuck at GND
Warning: Design contains 2 input pin(s) that do not drive logic
    Warning: No output dependent on input pin "CLRM"
    Warning: No output dependent on input pin "STOP"
Info: Implemented 142 device resources after synthesis - the final resource count might be different
    Info: Implemented 7 input pins
    Info: Implemented 16 output pins
    Info: Implemented 119 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 35 warnings
    Info: Processing ended: Tue Jan 22 17:41:21 2008
    Info: Elapsed time: 00:00:21


?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美aⅴ一区二区三区视频| 亚洲一区二区成人在线观看| 欧美浪妇xxxx高跟鞋交| heyzo一本久久综合| 国产一区二区不卡在线| 精品一区二区三区欧美| 九九九精品视频| 激情图区综合网| 国产丶欧美丶日本不卡视频| 岛国精品在线观看| bt欧美亚洲午夜电影天堂| 成人精品免费看| 色综合久久九月婷婷色综合| 极品少妇一区二区三区精品视频| 国产色综合久久| 精品1区2区在线观看| 日韩免费视频一区| 久久色中文字幕| 久久精品日韩一区二区三区| 欧美激情在线一区二区| 亚洲品质自拍视频网站| 亚洲国产cao| 久久国产麻豆精品| 波多野结衣91| 精品视频1区2区| 精品国产乱码久久久久久久| 国产欧美精品区一区二区三区| 日本一区二区三区久久久久久久久不| 日韩毛片精品高清免费| 丝袜美腿高跟呻吟高潮一区| 韩国午夜理伦三级不卡影院| 99riav一区二区三区| 欧美日韩黄色一区二区| 国产日韩精品一区二区浪潮av| 国产精品家庭影院| 免费观看久久久4p| www.成人在线| 91麻豆精品国产91久久久久久久久| 久久精品亚洲乱码伦伦中文| 尤物在线观看一区| 久久精品国产亚洲高清剧情介绍| 成人va在线观看| 日韩一区二区在线免费观看| 亚洲天堂成人在线观看| 激情综合色丁香一区二区| 色综合久久88色综合天天 | 国产精品久久久久三级| 亚洲国产综合在线| 成人国产亚洲欧美成人综合网| 欧美美女bb生活片| 国产精品久久99| 国内精品久久久久影院薰衣草 | 国产在线精品一区在线观看麻豆| 91久久精品网| ●精品国产综合乱码久久久久| 麻豆一区二区99久久久久| 91黄色免费看| 亚洲欧美日韩一区| 成人激情文学综合网| 精品99一区二区三区| 日韩精品免费专区| 欧美最猛黑人xxxxx猛交| 国产精品污网站| 国产高清亚洲一区| 精品国免费一区二区三区| 日韩精品电影在线| 欧美日韩综合一区| 一区二区三区.www| 91久久奴性调教| 亚洲女同女同女同女同女同69| 国产精品影视在线| 精品99999| 国产一区二区在线看| 精品国产一区二区三区久久久蜜月| 一区二区三区国产豹纹内裤在线| jizzjizzjizz欧美| 国产精品理伦片| 成人精品视频一区二区三区| 国产精品美日韩| 成人午夜看片网址| 国产精品热久久久久夜色精品三区 | 亚洲国产电影在线观看| 成人免费高清视频在线观看| 国产精品人妖ts系列视频| 粉嫩一区二区三区在线看| 国产欧美va欧美不卡在线| 不卡的电影网站| 亚洲精品视频观看| 欧美乱妇15p| 久久精品二区亚洲w码| 精品国产污污免费网站入口| 国产高清在线精品| 亚洲精品福利视频网站| 欧美日韩一区二区三区在线 | 久久久久国色av免费看影院| 国产精品99久久久久久似苏梦涵| 中文字幕乱码日本亚洲一区二区| 波波电影院一区二区三区| 亚洲图片有声小说| 欧美一区永久视频免费观看| 国产黑丝在线一区二区三区| 最新热久久免费视频| 欧美色图天堂网| 全国精品久久少妇| 国产精品久久久久久久久久免费看| av不卡在线观看| 日本不卡一二三区黄网| 国产日产精品一区| 在线欧美一区二区| 极品美女销魂一区二区三区| 一区二区三区中文字幕在线观看| 欧美人牲a欧美精品| 国产馆精品极品| 视频一区视频二区在线观看| 久久一二三国产| 欧美日韩一本到| 国产精品123区| 日韩成人一级大片| 中文字幕制服丝袜一区二区三区| 欧美一区午夜视频在线观看| 91在线精品秘密一区二区| 蜜臀av一区二区三区| 亚洲欧美日韩一区二区| 久久九九久久九九| 国产98色在线|日韩| 久久久不卡网国产精品一区| 色一情一乱一乱一91av| 日韩va欧美va亚洲va久久| 国产精品毛片久久久久久| 91精品国产综合久久香蕉的特点| 97se亚洲国产综合自在线| 另类调教123区| 天天影视色香欲综合网老头| 国产精品每日更新| 国产亚洲人成网站| 欧美一卡二卡三卡| 欧美人牲a欧美精品| 色香蕉成人二区免费| 从欧美一区二区三区| 国产一区二区三区最好精华液| 午夜成人在线视频| 亚洲激情网站免费观看| 国产精品久久久久久久久果冻传媒| 欧美成人r级一区二区三区| 欧美日韩日日骚| 欧美日韩一区高清| 欧美午夜不卡视频| 欧美精品一区二区三区蜜臀| 制服丝袜亚洲精品中文字幕| 91视频国产资源| 成人av先锋影音| 高清在线观看日韩| 高清shemale亚洲人妖| 国产精品99久久久久久似苏梦涵| 捆绑紧缚一区二区三区视频| 麻豆成人91精品二区三区| 亚洲r级在线视频| 亚洲超丰满肉感bbw| 午夜影院久久久| 天天色 色综合| 蜜臀精品一区二区三区在线观看 | 久久精品免费观看| 美女诱惑一区二区| 九九九久久久精品| 国产经典欧美精品| 成人av免费网站| 一本色道久久综合亚洲aⅴ蜜桃| 日本韩国精品在线| 欧美日韩精品福利| 精品久久久久久最新网址| 久久久亚洲精品一区二区三区| 国产欧美日韩一区二区三区在线观看| 国产精品欧美综合在线| 亚洲精品欧美激情| 视频一区国产视频| 国产麻豆成人精品| av亚洲产国偷v产偷v自拍| 在线观看www91| 日韩三级免费观看| 国产精品黄色在线观看| 亚洲国产另类av| 韩国中文字幕2020精品| 91视频免费播放| 日韩三级在线免费观看| 亚洲欧美在线高清| 亚洲午夜av在线| 国产成人免费视频一区| 一道本成人在线| 精品国产免费一区二区三区四区 | 日韩欧美亚洲国产另类| 国产精品久久影院| 亚洲二区在线视频| 国产成人av电影免费在线观看| 91蜜桃网址入口| 精品国产91亚洲一区二区三区婷婷| 国产精品久久久久久久久果冻传媒| 日韩精品乱码av一区二区| aaa亚洲精品| 欧美成人激情免费网| 亚洲综合一区二区三区|