亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ps2.map.qmsg

?? verilog_hdl語言的PS2控制程序代碼
?? QMSG
?? 第 1 頁 / 共 2 頁
字號:
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "db/cntr_69d.tdf 1 1 " "Info: Found 1 design units, including 1 entities, in source file db/cntr_69d.tdf" { { "Info" "ISGN_ENTITY_NAME" "1 cntr_69d " "Info: Found entity 1: cntr_69d" {  } { { "db/cntr_69d.tdf" "" { Text "D:/Verilog_PS2_1c12/db/cntr_69d.tdf" 25 1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0}  } {  } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "cntr_69d lpm_counter0:inst5\|lpm_counter:lpm_counter_component\|cntr_69d:auto_generated " "Info: Elaborating entity \"cntr_69d\" for hierarchy \"lpm_counter0:inst5\|lpm_counter:lpm_counter_component\|cntr_69d:auto_generated\"" {  } { { "lpm_counter.tdf" "auto_generated" { Text "d:/altera/quartus51/libraries/megafunctions/lpm_counter.tdf" 257 3 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "data_scanC data_scanC:inst " "Info: Elaborating entity \"data_scanC\" for hierarchy \"data_scanC:inst\"" {  } { { "PS2.bdf" "inst" { Schematic "D:/Verilog_PS2_1c12/PS2.bdf" { { 40 112 248 168 "inst" "" } } } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Warning" "WVRFX_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 4 data_scanC.v(46) " "Warning (10230): Verilog HDL assignment warning at data_scanC.v(46): truncated value with size 32 to match size of target (4)" {  } { { "data_scanC.v" "" { Text "D:/Verilog_PS2_1c12/data_scanC.v" 46 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "convert convert:inst1 " "Info: Elaborating entity \"convert\" for hierarchy \"convert:inst1\"" {  } { { "PS2.bdf" "inst1" { Schematic "D:/Verilog_PS2_1c12/PS2.bdf" { { 56 320 472 152 "inst1" "" } } } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Warning" "WVRFX_VERI_INCOMPLETE_SENSITIVITY_LIST" "shifted convert.v(37) " "Warning (10235): Verilog HDL Always Construct warning at convert.v(37): variable \"shifted\" is read inside the Always Construct but isn't in the Always Construct's Event Control" {  } { { "convert.v" "" { Text "D:/Verilog_PS2_1c12/convert.v" 37 0 0 } }  } 0 10235 "Verilog HDL Always Construct warning at %2!s!: variable \"%1!s!\" is read inside the Always Construct but isn't in the Always Construct's Event Control" 0 0}
{ "Warning" "WVRFX_VERI_INCOMPLETE_SENSITIVITY_LIST" "capslocked convert.v(44) " "Warning (10235): Verilog HDL Always Construct warning at convert.v(44): variable \"capslocked\" is read inside the Always Construct but isn't in the Always Construct's Event Control" {  } { { "convert.v" "" { Text "D:/Verilog_PS2_1c12/convert.v" 44 0 0 } }  } 0 10235 "Verilog HDL Always Construct warning at %2!s!: variable \"%1!s!\" is read inside the Always Construct but isn't in the Always Construct's Event Control" 0 0}
{ "Warning" "WVRFX_VERI_INCOMPLETE_CASE_STATEMENT" "convert.v(59) " "Warning (10270): Verilog HDL statement warning at convert.v(59): incomplete Case Statement has no default case item" {  } { { "convert.v" "" { Text "D:/Verilog_PS2_1c12/convert.v" 59 0 0 } }  } 0 10270 "Verilog HDL statement warning at %1!s!: incomplete Case Statement has no default case item" 0 0}
{ "Warning" "WVRFX_VERI_ALWAYS_ID_HOLDS_VALUE" "tmpASCII convert.v(53) " "Warning (10240): Verilog HDL Always Construct warning at convert.v(53): variable \"tmpASCII\" may not be assigned a new value in every possible path through the Always Construct.  Variable \"tmpASCII\" holds its previous value in every path with no new value assignment, which may create a combinational loop in the current design." {  } { { "convert.v" "" { Text "D:/Verilog_PS2_1c12/convert.v" 53 0 0 } }  } 0 10240 "Verilog HDL Always Construct warning at %2!s!: variable \"%1!s!\" may not be assigned a new value in every possible path through the Always Construct.  Variable \"%1!s!\" holds its previous value in every path with no new value assignment, which may create a combinational loop in the current design." 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "mydff convert:inst1\|mydff:dff_component1 " "Info: Elaborating entity \"mydff\" for hierarchy \"convert:inst1\|mydff:dff_component1\"" {  } { { "convert.v" "dff_component1" { Text "D:/Verilog_PS2_1c12/convert.v" 135 -1 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "../altera/quartus51/libraries/megafunctions/lpm_ff.tdf 1 1 " "Info: Found 1 design units, including 1 entities, in source file ../altera/quartus51/libraries/megafunctions/lpm_ff.tdf" { { "Info" "ISGN_ENTITY_NAME" "1 lpm_ff " "Info: Found entity 1: lpm_ff" {  } { { "lpm_ff.tdf" "" { Text "d:/altera/quartus51/libraries/megafunctions/lpm_ff.tdf" 46 1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0}  } {  } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "lpm_ff convert:inst1\|mydff:dff_component1\|lpm_ff:lpm_ff_component " "Info: Elaborating entity \"lpm_ff\" for hierarchy \"convert:inst1\|mydff:dff_component1\|lpm_ff:lpm_ff_component\"" {  } { { "mydff.v" "lpm_ff_component" { Text "D:/Verilog_PS2_1c12/mydff.v" 51 -1 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "bin27seg bin27seg:inst3 " "Info: Elaborating entity \"bin27seg\" for hierarchy \"bin27seg:inst3\"" {  } { { "PS2.bdf" "inst3" { Schematic "D:/Verilog_PS2_1c12/PS2.bdf" { { 192 240 424 288 "inst3" "" } } } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "convert:inst1\|tmpASCII\[0\] " "Warning: Latch convert:inst1\|tmpASCII\[0\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA data_scanC:inst\|started " "Warning: Ports D and ENA on the latch are fed by the same signal data_scanC:inst\|started" {  } { { "data_scanC.v" "" { Text "D:/Verilog_PS2_1c12/data_scanC.v" 21 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0}  } { { "convert.v" "" { Text "D:/Verilog_PS2_1c12/convert.v" 59 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "convert:inst1\|tmpASCII\[4\] " "Warning: Latch convert:inst1\|tmpASCII\[4\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA data_scanC:inst\|started " "Warning: Ports D and ENA on the latch are fed by the same signal data_scanC:inst\|started" {  } { { "data_scanC.v" "" { Text "D:/Verilog_PS2_1c12/data_scanC.v" 21 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0}  } { { "convert.v" "" { Text "D:/Verilog_PS2_1c12/convert.v" 59 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "convert:inst1\|tmpASCII\[1\] " "Warning: Latch convert:inst1\|tmpASCII\[1\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA data_scanC:inst\|started " "Warning: Ports D and ENA on the latch are fed by the same signal data_scanC:inst\|started" {  } { { "data_scanC.v" "" { Text "D:/Verilog_PS2_1c12/data_scanC.v" 21 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0}  } { { "convert.v" "" { Text "D:/Verilog_PS2_1c12/convert.v" 59 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "convert:inst1\|tmpASCII\[5\] " "Warning: Latch convert:inst1\|tmpASCII\[5\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA data_scanC:inst\|started " "Warning: Ports D and ENA on the latch are fed by the same signal data_scanC:inst\|started" {  } { { "data_scanC.v" "" { Text "D:/Verilog_PS2_1c12/data_scanC.v" 21 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0}  } { { "convert.v" "" { Text "D:/Verilog_PS2_1c12/convert.v" 59 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "convert:inst1\|tmpASCII\[6\] " "Warning: Latch convert:inst1\|tmpASCII\[6\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA data_scanC:inst\|started " "Warning: Ports D and ENA on the latch are fed by the same signal data_scanC:inst\|started" {  } { { "data_scanC.v" "" { Text "D:/Verilog_PS2_1c12/data_scanC.v" 21 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0}  } { { "convert.v" "" { Text "D:/Verilog_PS2_1c12/convert.v" 59 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "convert:inst1\|tmpASCII\[3\] " "Warning: Latch convert:inst1\|tmpASCII\[3\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA data_scanC:inst\|started " "Warning: Ports D and ENA on the latch are fed by the same signal data_scanC:inst\|started" {  } { { "data_scanC.v" "" { Text "D:/Verilog_PS2_1c12/data_scanC.v" 21 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0}  } { { "convert.v" "" { Text "D:/Verilog_PS2_1c12/convert.v" 59 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "convert:inst1\|tmpASCII\[2\] " "Warning: Latch convert:inst1\|tmpASCII\[2\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA data_scanC:inst\|started " "Warning: Ports D and ENA on the latch are fed by the same signal data_scanC:inst\|started" {  } { { "data_scanC.v" "" { Text "D:/Verilog_PS2_1c12/data_scanC.v" 21 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0}  } { { "convert.v" "" { Text "D:/Verilog_PS2_1c12/convert.v" 59 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0}
{ "Info" "ISCL_SCL_TM_SUMMARY" "245 " "Info: Implemented 245 device resources after synthesis - the final resource count might be different" { { "Info" "ISCL_SCL_TM_IPINS" "4 " "Info: Implemented 4 input pins" {  } {  } 0 0 "Implemented %1!d! input pins" 0 0} { "Info" "ISCL_SCL_TM_OPINS" "11 " "Info: Implemented 11 output pins" {  } {  } 0 0 "Implemented %1!d! output pins" 0 0} { "Info" "ISCL_SCL_TM_LCELLS" "230 " "Info: Implemented 230 logic cells" {  } {  } 0 0 "Implemented %1!d! logic cells" 0 0}  } {  } 0 0 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 29 s Quartus II " "Info: Quartus II Analysis & Synthesis was successful. 0 errors, 29 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Sun Nov 19 23:02:46 2006 " "Info: Processing ended: Sun Nov 19 23:02:46 2006" {  } {  } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:29 " "Info: Elapsed time: 00:00:29" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日av在线不卡| 欧美一区二区三区免费大片| 欧美国产一区视频在线观看| 日韩二区三区四区| 日韩精品在线网站| 国产一区二区在线免费观看| 欧美国产激情一区二区三区蜜月 | 337p亚洲精品色噜噜噜| 亚洲精品视频在线| 欧美精品第1页| 免费观看日韩电影| 中文字幕一区二区三区乱码在线| 91成人免费在线视频| 久久精品国产免费| 国产精品久久久久久久第一福利 | 蜜臀av一区二区在线免费观看| 2017欧美狠狠色| 在线观看中文字幕不卡| 经典三级一区二区| 亚洲乱码国产乱码精品精可以看| 欧美精品少妇一区二区三区| 国产不卡在线一区| 亚洲电影你懂得| 日本一区二区动态图| 在线91免费看| 97久久精品人人澡人人爽| 裸体歌舞表演一区二区| 一区二区三区久久| 国产精品五月天| 亚洲精品国产无套在线观| 欧美一区二区视频在线观看| 成+人+亚洲+综合天堂| 激情丁香综合五月| 日本在线不卡视频| 亚洲在线观看免费| 亚洲欧洲无码一区二区三区| 欧美sm美女调教| 欧美日韩国产一区| 色av综合在线| 欧美午夜影院一区| 91香蕉视频污| 91小视频免费观看| 99久久伊人精品| av动漫一区二区| 99国产精品久久久久久久久久久| 成人免费看视频| www.爱久久.com| 色婷婷综合激情| 91精彩视频在线观看| 亚洲一区二区欧美激情| 国产精品国产a级| 亚洲欧洲99久久| 一区二区三区欧美日韩| 亚洲国产日韩av| 秋霞av亚洲一区二区三| 激情综合网av| 91丨九色丨国产丨porny| 欧美吞精做爰啪啪高潮| 日韩精品一区二区三区视频| 精品成人私密视频| 一区在线观看视频| 日本在线观看不卡视频| 成人网在线免费视频| 欧美制服丝袜第一页| 67194成人在线观看| 中文字幕在线不卡视频| 亚洲bt欧美bt精品| 成人午夜在线播放| 欧美日韩国产a| 中文一区二区在线观看| 日本人妖一区二区| 91片在线免费观看| 久久久久久**毛片大全| 亚洲gay无套男同| av影院午夜一区| 日韩免费视频线观看| 亚洲自拍偷拍欧美| 成人免费观看视频| 日韩欧美亚洲一区二区| 亚洲成人自拍一区| 99久久国产综合精品色伊| 欧美成人精品3d动漫h| 一区二区免费在线播放| 成人免费毛片嘿嘿连载视频| 日韩欧美成人午夜| 水蜜桃久久夜色精品一区的特点| av网站免费线看精品| 欧美不卡一二三| 青青草97国产精品免费观看 | 日韩一区二区三区免费看 | 国产精品中文字幕日韩精品 | 成人免费在线观看入口| 国产精品亚洲一区二区三区在线| 日韩亚洲欧美中文三级| 蜜臀av一级做a爰片久久| 精品国产3级a| 国产成人免费高清| 国产精品久久久久久亚洲伦| 国产aⅴ综合色| 国产精品毛片无遮挡高清| 91看片淫黄大片一级在线观看| 国产精品私人自拍| 色播五月激情综合网| 午夜久久久久久久久久一区二区| 6080国产精品一区二区| 国产成人免费在线| 亚洲一二三四区| 精品日产卡一卡二卡麻豆| 成人av在线网| 午夜精品福利一区二区三区av | 亚洲日本丝袜连裤袜办公室| 欧美网站一区二区| 国精产品一区一区三区mba桃花| 中文字幕欧美国产| 欧美酷刑日本凌虐凌虐| 国产精品一二三四区| 一区二区不卡在线播放| 26uuu国产在线精品一区二区| 色综合久久综合| 国产盗摄女厕一区二区三区| 亚洲成人免费视频| 国产精品乱人伦| 欧美日韩欧美一区二区| 国产一区二区三区在线观看免费 | 久久九九久精品国产免费直播| 91官网在线观看| 国产91丝袜在线观看| 亚洲va国产va欧美va观看| 日本一区二区免费在线观看视频| 欧美三级蜜桃2在线观看| aaa国产一区| 高清国产一区二区三区| 看电影不卡的网站| 成人免费va视频| 国产精品影视在线观看| 蜜臀91精品一区二区三区| 一区二区三区日韩在线观看| 国产精品成人网| 国产精品的网站| 中文字幕亚洲视频| 久久久久久久av麻豆果冻| 久久精品综合网| 中文字幕欧美一区| 亚洲视频每日更新| 一区二区三区中文免费| 亚洲一区二区在线观看视频| 亚洲激情欧美激情| 免费在线观看一区二区三区| 麻豆精品久久精品色综合| 久久99国产精品免费| 国产乱子伦视频一区二区三区 | 免费观看成人av| 日本韩国欧美一区二区三区| 欧洲精品中文字幕| 欧美电影免费观看高清完整版在| 欧美videos中文字幕| 国产亚洲综合色| 亚洲精品网站在线观看| 午夜视频在线观看一区二区三区 | 欧美96一区二区免费视频| 国产传媒一区在线| 欧亚洲嫩模精品一区三区| 欧美xingq一区二区| 亚洲特黄一级片| 久久精品国产亚洲高清剧情介绍| 国产不卡免费视频| 欧美日韩极品在线观看一区| 国产日韩欧美综合在线| 一区二区日韩av| 国产成人免费9x9x人网站视频| 欧美熟乱第一页| 国产精品欧美极品| 久久91精品国产91久久小草| 91传媒视频在线播放| 日本一区二区久久| 老色鬼精品视频在线观看播放| 91丨九色丨尤物| 中文字幕乱码亚洲精品一区| 蜜臀av一区二区| 欧美另类变人与禽xxxxx| 亚洲三级在线观看| 99在线视频精品| 国产精品毛片无遮挡高清| 国产激情视频一区二区三区欧美 | 7777精品伊人久久久大香线蕉经典版下载 | 精品少妇一区二区三区视频免付费 | 免费在线成人网| 欧美精品少妇一区二区三区| 午夜欧美一区二区三区在线播放| 91首页免费视频| 自拍偷自拍亚洲精品播放| 国产成人高清在线| 久久久夜色精品亚洲| 国产传媒久久文化传媒| 国产欧美一区二区精品忘忧草| 国产在线观看一区二区| 国产亚洲1区2区3区| 99久久精品国产一区二区三区| 日韩一区在线免费观看| 色国产综合视频|