?? wlcda1098.lst
字號:
A51 MACRO ASSEMBLER WLCDA1098 02/14/2006 08:48:20 PAGE 1
MACRO ASSEMBLER A51 V7.04a
OBJECT MODULE PLACED IN WLCDA1098.OBJ
ASSEMBLER INVOKED BY: C:\SiLabs\MCU\IDEfiles\C51\BIN\a51.exe WLCDA1098.ASM XR GEN DB EP NOMOD51
LOC OBJ LINE SOURCE
1 ;參考程序A. 文件名:WLCDA1098.ASM程序功能;在該液晶模塊上顯示二行字符:
2 ;Welcom To NCD
3 ;www.xhl.com.cn
4 ;$include (c8051f020.inc)
+1 5 ;-----------------------------------------------------------------------------
+1 6 ; Copyright (C) 2001 CYGNAL INTEGRATED PRODUCTS, INC.
+1 7 ; All rights reserved.
+1 8 ;
+1 9 ;
+1 10 ; FILE NAME : C8051F020.INC
+1 11 ; TARGET MCUs : C8051F020, 'F021, 'F022, 'F023
+1 12 ; DESCRIPTION : Register/bit definitions for the C8051F02x product family.
+1 13 ;
+1 14 ; REVISION 1.0
+1 15 ;
+1 16 ;-----------------------------------------------------------------------------
+1 17 ;REGISTER DEFINITIONS
+1 18 ;
0080 +1 19 P0 DATA 080H ; PORT 0
0081 +1 20 SP DATA 081H ; STACK POINTER
0082 +1 21 DPL DATA 082H ; DATA POINTER - LOW BYTE
0083 +1 22 DPH DATA 083H ; DATA POINTER - HIGH BYTE
0084 +1 23 P4 DATA 084H ; PORT 4
0085 +1 24 P5 DATA 085H ; PORT 5
0086 +1 25 P6 DATA 086H ; PORT 6
0087 +1 26 PCON DATA 087H ; POWER CONTROL
0088 +1 27 TCON DATA 088H ; TIMER CONTROL
0089 +1 28 TMOD DATA 089H ; TIMER MODE
008A +1 29 TL0 DATA 08AH ; TIMER 0 - LOW BYTE
008B +1 30 TL1 DATA 08BH ; TIMER 1 - LOW BYTE
008C +1 31 TH0 DATA 08CH ; TIMER 0 - HIGH BYTE
008D +1 32 TH1 DATA 08DH ; TIMER 1 - HIGH BYTE
008E +1 33 CKCON DATA 08EH ; CLOCK CONTROL
008F +1 34 PSCTL DATA 08FH ; PROGRAM STORE R/W CONTROL
0090 +1 35 P1 DATA 090H ; PORT 1
0091 +1 36 TMR3CN DATA 091H ; TIMER 3 CONTROL
0092 +1 37 TMR3RLL DATA 092H ; TIMER 3 RELOAD REGISTER - LOW BYTE
0093 +1 38 TMR3RLH DATA 093H ; TIMER 3 RELOAD REGISTER - HIGH BYTE
0094 +1 39 TMR3L DATA 094H ; TIMER 3 - LOW BYTE
0095 +1 40 TMR3H DATA 095H ; TIMER 3 - HIGH BYTE
0096 +1 41 P7 DATA 096H ; PORT 7
0098 +1 42 SCON0 DATA 098H ; SERIAL PORT 0 CONTROL
0099 +1 43 SBUF0 DATA 099H ; SERIAL PORT 0 BUFFER
009A +1 44 SPI0CFG DATA 09AH ; SERIAL PERIPHERAL INTERFACE 0 CONFIGURATION
009B +1 45 SPI0DAT DATA 09BH ; SERIAL PERIPHERAL INTERFACE 0 DATA
009C +1 46 ADC1 DATA 09CH ; ADC 1 DATA
009D +1 47 SPI0CKR DATA 09DH ; SERIAL PERIPHERAL INTERFACE 0 CLOCK RATE CONTROL
009E +1 48 CPT0CN DATA 09EH ; COMPARATOR 0 CONTROL
009F +1 49 CPT1CN DATA 09FH ; COMPARATOR 1 CONTROL
00A0 +1 50 P2 DATA 0A0H ; PORT 2
00A1 +1 51 EMI0TC DATA 0A1H ; EMIF TIMING CONTROL
00A3 +1 52 EMI0CF DATA 0A3H ; EXTERNAL MEMORY INTERFACE (EMIF) CONFIGURATION
00A4 +1 53 P0MDOUT DATA 0A4H ; PORT 0 OUTPUT MODE CONFIGURATION
00A5 +1 54 P1MDOUT DATA 0A5H ; PORT 1 OUTPUT MODE CONFIGURATION
00A6 +1 55 P2MDOUT DATA 0A6H ; PORT 2 OUTPUT MODE CONFIGURATION
00A7 +1 56 P3MDOUT DATA 0A7H ; PORT 3 OUTPUT MODE CONFIGURATION
00A8 +1 57 IE DATA 0A8H ; INTERRUPT ENABLE
00A9 +1 58 SADDR0 DATA 0A9H ; SERIAL PORT 0 SLAVE ADDRESS
A51 MACRO ASSEMBLER WLCDA1098 02/14/2006 08:48:20 PAGE 2
00AA +1 59 ADC1CN DATA 0AAH ; ADC 1 CONTROL
00AB +1 60 ADC1CF DATA 0ABH ; ADC 1 ANALOG MUX CONFIGURATION
00AC +1 61 AMX1SL DATA 0ACH ; ADC 1 ANALOG MUX CHANNEL SELECT
00AD +1 62 P3IF DATA 0ADH ; PORT 3 EXTERNAL INTERRUPT FLAGS
00AE +1 63 SADEN1 DATA 0AEH ; SERIAL PORT 1 SLAVE ADDRESS MASK
00AF +1 64 EMI0CN DATA 0AFH ; EXTERNAL MEMORY INTERFACE CONTROL
00B0 +1 65 P3 DATA 0B0H ; PORT 3
00B1 +1 66 OSCXCN DATA 0B1H ; EXTERNAL OSCILLATOR CONTROL
00B2 +1 67 OSCICN DATA 0B2H ; INTERNAL OSCILLATOR CONTROL
00B5 +1 68 P74OUT DATA 0B5H ; PORTS 4 - 7 OUTPUT MODE
00B6 +1 69 FLSCL DATA 0B6H ; FLASH MEMORY TIMING PRESCALER
00B7 +1 70 FLACL DATA 0B7H ; FLASH ACESS LIMIT
00B8 +1 71 IP DATA 0B8H ; INTERRUPT PRIORITY
00B9 +1 72 SADEN0 DATA 0B9H ; SERIAL PORT 0 SLAVE ADDRESS MASK
00BA +1 73 AMX0CF DATA 0BAH ; ADC 0 MUX CONFIGURATION
00BB +1 74 AMX0SL DATA 0BBH ; ADC 0 MUX CHANNEL SELECTION
00BC +1 75 ADC0CF DATA 0BCH ; ADC 0 CONFIGURATION
00BD +1 76 P1MDIN DATA 0BDH ; PORT 1 INPUT MODE
00BE +1 77 ADC0L DATA 0BEH ; ADC 0 DATA - LOW BYTE
00BF +1 78 ADC0H DATA 0BFH ; ADC 0 DATA - HIGH BYTE
00C0 +1 79 SMB0CN DATA 0C0H ; SMBUS 0 CONTROL
00C1 +1 80 SMB0STA DATA 0C1H ; SMBUS 0 STATUS
00C2 +1 81 SMB0DAT DATA 0C2H ; SMBUS 0 DATA
00C3 +1 82 SMB0ADR DATA 0C3H ; SMBUS 0 SLAVE ADDRESS
00C4 +1 83 ADC0GTL DATA 0C4H ; ADC 0 GREATER-THAN REGISTER - LOW BYTE
00C5 +1 84 ADC0GTH DATA 0C5H ; ADC 0 GREATER-THAN REGISTER - HIGH BYTE
00C6 +1 85 ADC0LTL DATA 0C6H ; ADC 0 LESS-THAN REGISTER - LOW BYTE
00C7 +1 86 ADC0LTH DATA 0C7H ; ADC 0 LESS-THAN REGISTER - HIGH BYTE
00C8 +1 87 T2CON DATA 0C8H ; TIMER 2 CONTROL
00C9 +1 88 T4CON DATA 0C9H ; TIMER 4 CONTROL
00CA +1 89 RCAP2L DATA 0CAH ; TIMER 2 CAPTURE REGISTER - LOW BYTE
00CB +1 90 RCAP2H DATA 0CBH ; TIMER 2 CAPTURE REGISTER - HIGH BYTE
00CC +1 91 TL2 DATA 0CCH ; TIMER 2 - LOW BYTE
00CD +1 92 TH2 DATA 0CDH ; TIMER 2 - HIGH BYTE
00CF +1 93 SMB0CR DATA 0CFH ; SMBUS 0 CLOCK RATE
00D0 +1 94 PSW DATA 0D0H ; PROGRAM STATUS WORD
00D1 +1 95 REF0CN DATA 0D1H ; VOLTAGE REFERENCE 0 CONTROL
00D2 +1 96 DAC0L DATA 0D2H ; DAC 0 REGISTER - LOW BYTE
00D3 +1 97 DAC0H DATA 0D3H ; DAC 0 REGISTER - HIGH BYTE
00D4 +1 98 DAC0CN DATA 0D4H ; DAC 0 CONTROL
00D5 +1 99 DAC1L DATA 0D5H ; DAC 1 REGISTER - LOW BYTE
00D6 +1 100 DAC1H DATA 0D6H ; DAC 1 REGISTER - HIGH BYTE
00D7 +1 101 DAC1CN DATA 0D7H ; DAC 1 CONTROL
00D8 +1 102 PCA0CN DATA 0D8H ; PCA 0 COUNTER CONTROL
00D9 +1 103 PCA0MD DATA 0D9H ; PCA 0 COUNTER MODE
00DA +1 104 PCA0CPM0 DATA 0DAH ; CONTROL REGISTER FOR PCA 0 MODULE 0
00DB +1 105 PCA0CPM1 DATA 0DBH ; CONTROL REGISTER FOR PCA 0 MODULE 1
00DC +1 106 PCA0CPM2 DATA 0DCH ; CONTROL REGISTER FOR PCA 0 MODULE 2
00DD +1 107 PCA0CPM3 DATA 0DDH ; CONTROL REGISTER FOR PCA 0 MODULE 3
00DE +1 108 PCA0CPM4 DATA 0DEH ; CONTROL REGISTER FOR PCA 0 MODULE 4
00E0 +1 109 ACC DATA 0E0H ; ACCUMULATOR
00E1 +1 110 XBR0 DATA 0E1H ; DIGITAL CROSSBAR CONFIGURATION REGISTER 0
00E2 +1 111 XBR1 DATA 0E2H ; DIGITAL CROSSBAR CONFIGURATION REGISTER 1
00E3 +1 112 XBR2 DATA 0E3H ; DIGITAL CROSSBAR CONFIGURATION REGISTER 2
00E4 +1 113 RCAP4L DATA 0E4H ; TIMER 4 CAPTURE REGISTER - LOW BYTE
00E5 +1 114 RCAP4H DATA 0E5H ; TIMER 4 CAPTURE REGISTER - HIGH BYTE
00E6 +1 115 EIE1 DATA 0E6H ; EXTERNAL INTERRUPT ENABLE 1
00E7 +1 116 EIE2 DATA 0E7H ; EXTERNAL INTERRUPT ENABLE 2
00E8 +1 117 ADC0CN DATA 0E8H ; ADC 0 CONTROL
00E9 +1 118 PCA0L DATA 0E9H ; PCA 0 TIMER - LOW BYTE
00EA +1 119 PCA0CPL0 DATA 0EAH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - LOW BYTE
00EB +1 120 PCA0CPL1 DATA 0EBH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - LOW BYTE
00EC +1 121 PCA0CPL2 DATA 0ECH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - LOW BYTE
00ED +1 122 PCA0CPL3 DATA 0EDH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - LOW BYTE
00EE +1 123 PCA0CPL4 DATA 0EEH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - LOW BYTE
00EF +1 124 RSTSRC DATA 0EFH ; RESET SOURCE
A51 MACRO ASSEMBLER WLCDA1098 02/14/2006 08:48:20 PAGE 3
00F0 +1 125 B DATA 0F0H ; B REGISTER
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -