亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ppc405gp.h

?? sl811hs_vxworks_host_driver_v1_0_13 sl811的主驅動
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* ppc405GP.h - IBM PowerPC 405GP Chip header */

/*******************************************************************************
   This source and object code has been made available to you by IBM on an
   AS-IS basis.

   IT IS PROVIDED WITHOUT WARRANTY OF ANY KIND, INCLUDING THE WARRANTIES OF
   MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE OR OF NONINFRINGEMENT
   OF THIRD PARTY RIGHTS.  IN NO EVENT SHALL IBM OR ITS LICENSORS BE LIABLE
   FOR INCIDENTAL, CONSEQUENTIAL OR PUNITIVE DAMAGES.  IBM芐 OR ITS LICENSOR芐
   DAMAGES FOR ANY CAUSE OF ACTION, WHETHER IN CONTRACT OR IN TORT, AT LAW OR
   AT EQUITY, SHALL BE LIMITED TO A MAXIMUM OF $1,000 PER LICENSE.  No license
   under IBM patents or patent applications is to be implied by the copyright
   license.

   Any user of this software should understand that neither IBM nor its
   licensors will be responsible for any consequences resulting from the use
   of this software.

   Any person who transfers this source code or any derivative work must
   include the IBM copyright notice, this paragraph, and the preceding two
   paragraphs in the transferred software.

   Any person who transfers this object code or any derivative work must
   include the IBM copyright notice in the transferred software.

   COPYRIGHT   I B M   CORPORATION 2000
   LICENSED MATERIAL  -  PROGRAM PROPERTY OF  I B M"

*******************************************************************************/

/* Copyright 1984-1999 Wind River Systems, Inc. */

/*
modification history
--------------------
01g,21jan02,jl   added cypress sl811hs daughter card support
01f,06dec00,s_m  added Rev E PVR
01e,26may00,mcg  moved DMA register information to its own header file
01d,15may00,mcg  register name updates to match 405GP User Manual
01c,18apr00,mcg  fix PCI_IO_REGION_X definitions
01b,15jan00,mcg  move MAL, UIC, SDRAM controller info to their own .h files
01a,09sep99,mcg  created
*/

/*
This file contains DCR (Device Control Register) addresses and other chip
specific information for the IBM PowerPC 405GP outside of the 405 processor
core (see ppc405.h for 405 processor core information).
*/

#ifndef INCppc405GPh
#define INCppc405GPh


/*
 * The 405GP chip uses the 405B3 processor core which has a 16KB I-cache and a
 * 8KB D-cache.  All 405 processor cores have 32 byte cache lines, and are
 * 2-way set associative.
 */

#define _ICACHE_LINE_NUM_405GP 256                     /* 256 * 32 * 2 = 16KB */
#define _DCACHE_LINE_NUM_405GP 128                     /* 128 * 32 * 2 =  8KB */


/*
 * Processor Version Register (PVR) values for 405GP
 */

#define PVR_405GP_RA    0x40110000        /* 405GP Revision A (not supported) */
#define PVR_405GP_RB    0x40110040        /* 405GP Revision B (not supported) */
#define PVR_405GP_RC    0x40110082        /* 405GP Revision C (not supported) */
#define PVR_405GP_RD    0x401100C4        /* 405GP Revision D                 */
#define PVR_405GP_RE    0x40110145        /* 405GP Revision E                 */

#define WRONG_CPU_MSG ".This version of the CPU is not supported\n";

/*
 * Reduce the number of MAL channel DCR access functions because a MAL with
 * only 8 channels is used in the 405GP.
 */

#define MAL_CHANNELS_8

/*
 * Valid Memory Access Layer (MAL) channels.  On the 405GP, EMAC is the only
 * communications core that uses MAL.  It has 2 TX channels, and 1 TX channel.
 */

#define MAL_CHN_TX_405GP  0xC0000000      /* TX channels 0 and 1              */
#define MAL_CHN_RX_405GP  0x80000000      /* RX channel  0                    */

/*
 * MAL channels numbers the EMAC Ethernet controller is connected to on 405GP.
 * This information is put into the EMAC driver END load string.
 */

#define EMAC_TX_CHN_0_405GP     0
#define EMAC_TX_CHN_1_405GP     1
#define EMAC_RX_CHN_0_405GP     0

/*
 * Base DCR address values for all perhipheral cores in the 405GP
 */

#define SDRAM_DCR_BASE        0x010       /* SDRAM Controller                 */
#define EBC_DCR_BASE          0x012       /* External Bus Controller          */
#define UIC_DCR_BASE          0x0C0       /* Universal Interrupt Controller   */
#define DMA_DCR_BASE          0x100       /* DMA Controller                   */
#define CLKPWRCH_DCR_BASE     0x0B0       /* Clock/Power/Chip Control         */
#define MAL_DCR_BASE          0x180       /* Memory Access Layer Core         */
#define DECOMP_DCR_BASE       0x014       /* Code Decompression Core          */
#define OCM_DCR_BASE          0x018       /* On-chip Memory Controller        */

/*
 * Static interrupt vectors/levels.  These also correspond to bit numbers in
 * many of the registers of the Universal Interrupt Controller.
 */
#define INT_VEC_UART0             0
#define INT_VEC_UART1             1
#define INT_VEC_IIC               2
#define INT_VEC_EXT_MASTER        3
#define INT_VEC_PCI               4
#define INT_VEC_DMA_CH0           5
#define INT_VEC_DMA_CH1           6
#define INT_VEC_DMA_CH2           7
#define INT_VEC_DMA_CH3           8
#define INT_VEC_ENET_WAKEUP       9
#define INT_VEC_MAL_SERR          10
#define INT_VEC_MAL_TXEOB         11
#define INT_VEC_MAL_RXEOB         12
#define INT_VEC_MAL_TXDE          13
#define INT_VEC_MAL_RXDE          14
#define INT_VEC_ETHERNET          15
#define INT_VEC_PCI_SERR          16
#define INT_VEC_TIMER             17
#define INT_VEC_EXT_IRQ_0         25
#define INT_VEC_EXT_IRQ_1         26
#define INT_VEC_EXT_IRQ_2         27
#define INT_VEC_EXT_IRQ_3         28
#define INT_VEC_EXT_IRQ_4         29
#define INT_VEC_EXT_IRQ_5         30
#define INT_VEC_EXT_IRQ_6         31

#define INT_LVL_UART0             0
#define INT_LVL_UART1             1
#define INT_LVL_IIC               2
#define INT_LVL_EXT_MASTER        3
#define INT_LVL_PCI               4
#define INT_LVL_DMA_CH0           5
#define INT_LVL_DMA_CH1           6
#define INT_LVL_DMA_CH2           7
#define INT_LVL_DMA_CH3           8
#define INT_LVL_ENET_WAKEUP       9
#define INT_LVL_MAL_SERR          10
#define INT_LVL_MAL_TXEOB         11
#define INT_LVL_MAL_RXEOB         12
#define INT_LVL_MAL_TXDE          13
#define INT_LVL_MAL_RXDE          14
#define INT_LVL_ETHERNET          15
#define INT_LVL_PCI_SERR          16
#define INT_LVL_TIMER             17
#define INT_LVL_EXT_IRQ_0         25
#define INT_LVL_EXT_IRQ_1         26
#define INT_LVL_EXT_IRQ_2         27
#define INT_LVL_EXT_IRQ_3         28
#define INT_LVL_EXT_IRQ_4         29
#define INT_LVL_EXT_IRQ_5         30
#define INT_LVL_EXT_IRQ_6         31

/*
 * Clock, power management, chip control and strapping register defintions.
 * Each is a separate DCR register.
 */
#define CPC0_PLLMR  (CLKPWRCH_DCR_BASE+0x0)  /* PLL Mode Register             */
#define CPC0_CR0    (CLKPWRCH_DCR_BASE+0x1)  /* Chip control 0 Register       */
#define CPC0_CR1    (CLKPWRCH_DCR_BASE+0x2)  /* Chip control 1 Register       */
#define CPC0_PSR    (CLKPWRCH_DCR_BASE+0x4)  /* Pin Strapping Register        */
#define CPC0_SR     (CLKPWRCH_DCR_BASE+0x8)  /* clock/power management status */
#define CPC0_ER     (CLKPWRCH_DCR_BASE+0x9)  /* clock/power management enable */
#define CPC0_FR     (CLKPWRCH_DCR_BASE+0xa)  /* clock/power management force  */

/* Bit definitions */
#define PLLMR_FWD_DIV_MASK      0xE0000000     /* Forward Divisor */
#define PLLMR_FWD_DIV_BYPASS    0xE0000000
#define PLLMR_FWD_DIV_3         0xA0000000
#define PLLMR_FWD_DIV_4         0x80000000
#define PLLMR_FWD_DIV_6         0x40000000

#define PLLMR_FB_DIV_MASK       0x1E000000     /* Feedback Divisor */
#define PLLMR_FB_DIV_1          0x02000000
#define PLLMR_FB_DIV_2          0x04000000
#define PLLMR_FB_DIV_3          0x06000000
#define PLLMR_FB_DIV_4          0x08000000

#define PLLMR_TUNING_MASK       0x01F80000

#define PLLMR_CPU_TO_PLB_MASK   0x00060000     /* CPU:PLB Frequency Divisor */
#define PLLMR_CPU_PLB_DIV_1     0x00000000
#define PLLMR_CPU_PLB_DIV_2     0x00020000
#define PLLMR_CPU_PLB_DIV_3     0x00040000
#define PLLMR_CPU_PLB_DIV_4     0x00060000

#define PLLMR_OPB_TO_PLB_MASK   0x00018000     /* OPB:PLB Frequency Divisor */
#define PLLMR_OPB_PLB_DIV_1     0x00000000
#define PLLMR_OPB_PLB_DIV_2     0x00008000
#define PLLMR_OPB_PLB_DIV_3     0x00010000
#define PLLMR_OPB_PLB_DIV_4     0x00018000

#define PLLMR_PCI_TO_PLB_MASK   0x00006000     /* PCI:PLB Frequency Divisor */
#define PLLMR_PCI_PLB_DIV_1     0x00000000
#define PLLMR_PCI_PLB_DIV_2     0x00002000
#define PLLMR_PCI_PLB_DIV_3     0x00004000
#define PLLMR_PCI_PLB_DIV_4     0x00006000

#define PLLMR_EXB_TO_PLB_MASK   0x00001800     /* External Bus:PLB Divisor  */
#define PLLMR_EXB_PLB_DIV_2     0x00000000
#define PLLMR_EXB_PLB_DIV_3     0x00000800
#define PLLMR_EXB_PLB_DIV_4     0x00001000
#define PLLMR_EXB_PLB_DIV_5     0x00001800

/*
 * PLL Voltage Controlled Oscillator (VCO) definitions
 * Maximum and minimum values (in MHz) for correct PLL operation.
 */
#define VCO_MIN     400
#define VCO_MAX     800

/* Chip Control Register 0 bits */
#define CR0_PLL_MODE_REG_EN     0x80000000
#define CR0_GPIO_10_EN          0x04000000
#define CR0_GPIO_11_EN          0x02000000
#define CR0_GPIO_12_EN          0x01000000
#define CR0_GPIO_13_EN          0x00800000
#define CR0_GPIO_14_EN          0x00400000
#define CR0_GPIO_15_EN          0x00200000
#define CR0_GPIO_16_EN          0x00100000
#define CR0_GPIO_17_EN          0x00080000
#define CR0_GPIO_18_EN          0x00040000
#define CR0_GPIO_19_EN          0x00020000
#define CR0_GPIO_20_EN          0x00010000
#define CR0_GPIO_21_EN          0x00008000
#define CR0_GPIO_22_EN          0x00004000
#define CR0_GPIO_23_EN          0x00002000
#define CR0_UART1_CTS_EN        0x00001000
#define CR0_UART1_DTR_EN        0x00000800
#define CR0_UART0_EXT_CLK       0x00000080
#define CR0_UART1_EXT_CLK       0x00000040
#define CR0_UART_DIV_MASK       0x0000003E


#define CR1_DET_MULT_EN         0x80000000
#define CR1_EXT_TIMER_EN        0x00800000
#define CR1_PCI_PW_EN           0x00004000

#define PSR_PLL_FWD_MASK        0xC0000000
#define PSR_PLL_FDBACK_MASK     0x30000000
#define PSR_PLL_TUNING_MASK     0x0E000000
#define PSR_PLB_CPU_MASK        0x01800000
#define PSR_OPB_PLB_MASK        0x00600000
#define PSR_PCI_PLB_MASK        0x00180000
#define PSR_EB_PLB_MASK         0x00060000
#define PSR_ROM_WIDTH_MASK      0x00018000
#define PSR_ROM_LOC             0x00004000
#define PSR_PCI_ASYNC_EN        0x00001000
#define PSR_PCI_ARBIT_EN        0x00000400

/*
 * On-chip memory controller configuration register definitions.
 */

#define OCM_ISARC  (OCM_DCR_BASE+0x00)    /* Instruction-side Addr range cmp  */
#define OCM_ISCNTL (OCM_DCR_BASE+0x01)    /* Instruction-side control reg     */
#define OCM_DSARC  (OCM_DCR_BASE+0x02)    /* Data-side Addr range cmp         */
#define OCM_DSCNTL (OCM_DCR_BASE+0x03)    /* Data-side control reg            */

/* OCM register bits */

#define OCM_DSAR    0xFC000000            /* OCM D-side address mask          */
#define OCM_DSEN    0x80000000            /* OCM D-side enable                */

#define OCM_ISAR    0xFC000000            /* OCM I-side address mask          */
#define OCM_ISEN    0x80000000            /* OCM I-side enable                */
#define OCM_ISTCM   0x40000000            /* OCM I-side 2 cycle mode          */


/*
 * CodePack Code Decompression core register definitions. Two DCRs are used
 * (address/data) to indirectly access the config registers of this controller.

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91高清视频在线| 国产一区二区三区视频在线播放| 国产日韩欧美亚洲| 欧美日韩久久不卡| 日本高清不卡一区| 欧洲激情一区二区| 欧美性生活大片视频| 欧美性欧美巨大黑白大战| 不卡电影免费在线播放一区| 不卡视频一二三| 色婷婷av一区二区三区大白胸| 99久久精品国产麻豆演员表| 97成人超碰视| 欧美伊人精品成人久久综合97 | 成人综合婷婷国产精品久久免费| 国产一二精品视频| 岛国一区二区三区| 91免费精品国自产拍在线不卡| 91视频xxxx| 欧美另类高清zo欧美| 日韩欧美一二三四区| 日韩精品一区二| 中文字幕不卡的av| 亚洲综合视频在线| 久久精品国产77777蜜臀| 国产精品一区二区不卡| 成人aaaa免费全部观看| 91成人免费网站| 日韩一区二区三区高清免费看看| 久久精品亚洲一区二区三区浴池| 中文字幕在线不卡国产视频| 亚洲制服丝袜在线| 国产精品综合网| 色诱视频网站一区| 精品噜噜噜噜久久久久久久久试看| 国产精品三级av| 五月激情综合网| 粉嫩高潮美女一区二区三区| 欧美色老头old∨ideo| 久久一区二区三区国产精品| 亚洲男同性恋视频| 国产伦精品一区二区三区免费| 色综合av在线| 久久久精品人体av艺术| 视频一区在线播放| 国产乱对白刺激视频不卡| 成人动漫中文字幕| 精品国产凹凸成av人导航| 一个色在线综合| 国产成人久久精品77777最新版本| 在线免费亚洲电影| 欧美国产一区在线| 裸体健美xxxx欧美裸体表演| 91麻豆swag| 国产精品无遮挡| 久久er99热精品一区二区| 欧美曰成人黄网| 国产精品免费aⅴ片在线观看| 日韩在线卡一卡二| 日本精品视频一区二区三区| 国产欧美日韩久久| 精品一区二区三区免费观看| 欧美日韩日日夜夜| 一区二区日韩av| thepron国产精品| 日本一区二区在线不卡| 久久成人久久鬼色| 在线成人高清不卡| 亚洲精品视频一区| 成人精品视频.| 国产亚洲婷婷免费| 国产乱码精品一品二品| 久久免费视频一区| 国产精品正在播放| 亚洲精品在线网站| 极品美女销魂一区二区三区| 精品日韩欧美在线| 婷婷六月综合网| 欧美在线观看禁18| 日韩精品亚洲专区| 欧美猛男男办公室激情| 亚洲一区影音先锋| 欧美性受xxxx| 天堂精品中文字幕在线| 欧美高清视频不卡网| 男女激情视频一区| 日韩一级大片在线| 寂寞少妇一区二区三区| 久久日韩粉嫩一区二区三区| 国产又黄又大久久| 国产欧美精品一区二区色综合朱莉| 国产乱人伦偷精品视频免下载| 国产午夜精品久久久久久免费视| 国产成人aaaa| 亚洲在线成人精品| 欧美自拍偷拍午夜视频| 亚洲成人手机在线| 精品久久久久久综合日本欧美| 经典三级一区二区| 综合欧美亚洲日本| 欧美日韩午夜在线视频| 免费在线看一区| 欧美激情综合五月色丁香| 99精品视频中文字幕| 亚洲精品中文字幕乱码三区| 日本久久电影网| 蜜臂av日日欢夜夜爽一区| 久久久www免费人成精品| 91蜜桃在线免费视频| 日本不卡一二三| 中文字幕一区二区三区精华液 | 欧美日韩国产另类不卡| 韩国中文字幕2020精品| 亚洲女同一区二区| 欧美不卡一二三| 色综合久久中文综合久久牛| 男人的天堂久久精品| 国产精品剧情在线亚洲| 精品视频在线看| 韩日精品视频一区| 国产精品不卡一区| 日韩三级在线免费观看| 福利一区福利二区| 人禽交欧美网站| 国产精品久久久久aaaa| 日韩欧美色综合| 欧美色综合网站| 国产精品亚洲成人| 日韩国产欧美在线视频| 亚洲精品国产精品乱码不99| 久久精品亚洲精品国产欧美kt∨| 欧美精选一区二区| 91福利社在线观看| 波多野结衣中文字幕一区| 热久久一区二区| 亚洲成人免费视| 亚洲色图一区二区| 国产女人aaa级久久久级| 日韩片之四级片| 欧美日韩一区二区在线观看视频| 国产一区二区福利视频| 午夜精品久久久久久久99樱桃| 日本一区二区三区久久久久久久久不| 欧美三级中文字幕在线观看| av一区二区久久| 国产一区二区精品久久99| 亚洲国产精品一区二区尤物区| 国产精品久久久久影院色老大| 亚洲精品一区二区三区在线观看| 欧美性大战久久| 91国偷自产一区二区开放时间 | 一区二区成人在线| 中文字幕不卡在线播放| 国产日韩欧美高清在线| 精品国产一区二区精华| 91精品视频网| 欧美福利一区二区| 欧美在线一区二区三区| 欧美一级xxx| 欧美色老头old∨ideo| 91麻豆国产福利精品| 在线观看日韩电影| 波多野结衣在线aⅴ中文字幕不卡| 欧美a级一区二区| 麻豆精品视频在线观看免费| 三级一区在线视频先锋| 婷婷综合另类小说色区| 日本不卡视频在线| 久久er99热精品一区二区| 国产一区二区免费在线| 国产a久久麻豆| 成人黄色电影在线| 日本韩国欧美三级| 91精品欧美福利在线观看| 欧美tk—视频vk| 亚洲国产激情av| 久久人人爽人人爽| 精品国产免费一区二区三区香蕉| 26uuu亚洲| 亚洲男人电影天堂| 青青草精品视频| 福利91精品一区二区三区| 色噜噜狠狠色综合欧洲selulu| 欧美日韩国产一级二级| www欧美成人18+| 亚洲精品乱码久久久久久| 麻豆精品蜜桃视频网站| 99在线精品免费| 欧美性生活一区| 国产亚洲一二三区| 国产精品福利一区二区三区| 亚洲电影一区二区三区| 激情五月播播久久久精品| 91成人在线免费观看| 亚洲丝袜美腿综合| 国产一区二区三区香蕉| 在线欧美小视频| 国产精品素人视频| 久久99国产精品免费网站| 一本色道综合亚洲|