亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 合眾達DSKF2812開發板的測試程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久亚洲精品国产精品紫薇| 韩国v欧美v日本v亚洲v| 精品一区二区成人精品| 91浏览器打开| 国产香蕉久久精品综合网| 三级久久三级久久| 91免费视频网址| 国产欧美一区二区精品秋霞影院| 亚洲国产精品精华液网站| 99国产精品久久久久久久久久| 日韩精品一区二区三区中文不卡| 一区二区三区在线视频免费| 成人禁用看黄a在线| 久久九九久精品国产免费直播| 日韩制服丝袜av| 欧美人牲a欧美精品| 亚洲欧洲制服丝袜| aaa国产一区| 国产精品国产自产拍高清av王其| 精品一二线国产| 久久嫩草精品久久久精品| 蜜桃av一区二区三区电影| 欧美日韩一级二级| 亚洲国产视频a| 欧美又粗又大又爽| 亚洲精品乱码久久久久久日本蜜臀| 成人黄色大片在线观看| 国产精品白丝在线| av亚洲精华国产精华| 中文字幕国产精品一区二区| 懂色av一区二区在线播放| 久久精品男人天堂av| 成人看片黄a免费看在线| 国产精品高清亚洲| 色悠悠亚洲一区二区| 怡红院av一区二区三区| 欧美视频精品在线观看| 日韩在线观看一区二区| 日韩美女在线视频| 国产精品一区二区三区四区| 国产女人aaa级久久久级 | 肉色丝袜一区二区| 欧美精品xxxxbbbb| 麻豆91精品91久久久的内涵| 日韩精品一区在线观看| 顶级嫩模精品视频在线看| 1区2区3区国产精品| 色爱区综合激月婷婷| 午夜精品久久久久| 精品久久久三级丝袜| 国产福利一区二区三区在线视频| 国产精品久久久久久久午夜片 | 国产经典欧美精品| 1区2区3区国产精品| 欧美日韩国产成人在线免费| 美女尤物国产一区| 国产精品免费人成网站| 欧美视频在线不卡| 黑人精品欧美一区二区蜜桃| 中文字幕电影一区| 欧美久久久久久久久中文字幕| 国产资源精品在线观看| 亚洲欧美欧美一区二区三区| 欧美日韩国产高清一区| 国产精品亚洲人在线观看| 一区二区三区不卡视频| 欧美大胆一级视频| 91在线观看免费视频| 日av在线不卡| 亚洲欧美国产三级| 久久亚洲一区二区三区四区| 在线观看日韩电影| 国产精品12区| 日韩精品久久理论片| 国产精品嫩草99a| 日韩视频国产视频| 色婷婷精品久久二区二区蜜臂av | 91成人免费在线| 精品在线一区二区三区| 亚洲激情校园春色| 国产视频视频一区| 337p亚洲精品色噜噜| a美女胸又www黄视频久久| 免费在线看成人av| 亚洲永久精品大片| 亚洲视频免费在线| 久久久精品黄色| 日韩欧美高清在线| 欧美日韩综合色| 91麻豆国产福利精品| 国产高清精品在线| 精品一区二区三区视频在线观看| 亚洲成人资源网| 亚洲免费观看高清完整版在线观看 | 韩国精品主播一区二区在线观看| 夜色激情一区二区| 亚洲免费在线电影| 国产精品污污网站在线观看| 精品日产卡一卡二卡麻豆| 69堂成人精品免费视频| 欧美天堂一区二区三区| 91啪亚洲精品| 91视频你懂的| 成人av网在线| av网站一区二区三区| 国产福利一区在线观看| 国产成人自拍网| 国产精华液一区二区三区| 国产精品一区二区三区99| 激情文学综合丁香| 国产米奇在线777精品观看| 日本成人在线不卡视频| 奇米888四色在线精品| 青青草国产精品97视觉盛宴 | 国产麻豆视频精品| 精品一区二区三区蜜桃| 国产精品一区二区在线播放| 国产成人av自拍| 91麻豆swag| 精品视频免费看| 日韩欧美一区二区免费| 久久免费精品国产久精品久久久久| 久久影院午夜片一区| 国产日韩高清在线| 一区精品在线播放| 一区二区在线观看免费视频播放| 一区二区三区高清| 日韩不卡手机在线v区| 麻豆精品一区二区av白丝在线| 久久精品99国产精品日本| 韩国成人在线视频| 99久久夜色精品国产网站| 欧美系列在线观看| 欧美videos大乳护士334| 久久精品亚洲一区二区三区浴池| 国产精品麻豆一区二区| 亚洲一区二区高清| 狠狠色狠狠色综合| 91在线云播放| 欧美丰满一区二区免费视频| 精品成人私密视频| 亚洲欧美一区二区三区极速播放| 一区二区三区在线视频免费| 久久精品国产网站| 色综合久久久久| 日韩免费在线观看| 国产精品麻豆一区二区| 五月天久久比比资源色| 国产在线精品免费| 欧美日韩中字一区| 国产欧美日韩综合精品一区二区| 亚洲精品国产a久久久久久| 免费一级片91| 色综合久久天天综合网| 日韩精品一区二区三区蜜臀 | 亚洲欧美在线高清| 日本伊人午夜精品| 色综合色综合色综合色综合色综合 | 在线播放国产精品二区一二区四区| 精品国产伦一区二区三区观看方式| 国产精品久久久一本精品| 午夜欧美电影在线观看| 成人动漫av在线| 日韩三级视频在线观看| 一区二区三区在线看| 国产成人自拍网| 日韩精品在线一区| 亚洲动漫第一页| 不卡免费追剧大全电视剧网站| 日韩一区二区三区高清免费看看| 亚洲免费在线观看| 成人高清伦理免费影院在线观看| 日韩三级视频在线看| 午夜精品一区二区三区免费视频 | 欧美成人aa大片| 日韩极品在线观看| 欧美日韩激情一区二区| 国产精品拍天天在线| 久久不见久久见中文字幕免费| 91精彩视频在线| 国产精品你懂的在线| 国产一区二区三区综合| 日韩精品一区二区三区老鸭窝| 亚洲国产日日夜夜| 日本高清免费不卡视频| 亚洲日本在线观看| 成人国产精品免费观看视频| 久久青草欧美一区二区三区| 久久国产婷婷国产香蕉| 51精品秘密在线观看| 五月婷婷综合激情| 欧美日韩免费一区二区三区视频| 亚洲精品欧美综合四区| 91久久香蕉国产日韩欧美9色| 国产精品动漫网站| 99视频精品免费视频| 国产精品的网站| 一本色道久久综合狠狠躁的推荐 | 国产精品乱码一区二区三区软件| 国产成人在线视频免费播放|