亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 合眾達DSKF2812開發(fā)板的測試程序
?? H
?? 第 1 頁 / 共 3 頁
字號:

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

extern unsigned int McBSP_VarRx[100];
extern unsigned int i,j;
extern unsigned int send_flag;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色婷婷综合五月| 美女视频第一区二区三区免费观看网站| 国产欧美日产一区| 韩国精品主播一区二区在线观看| 成人欧美一区二区三区白人| 欧美日韩国产免费| 久久久久久9999| 无吗不卡中文字幕| 色综合一区二区| 精品久久久久一区| 亚洲一区在线观看免费 | 一区二区中文字幕在线| 日韩国产欧美一区二区三区| 91网上在线视频| 中文字幕亚洲欧美在线不卡| 精品亚洲成a人在线观看| 欧美午夜精品免费| 亚洲精品视频一区二区| 国产一区三区三区| 日韩一级免费一区| 婷婷久久综合九色综合绿巨人| 色一区在线观看| 国产欧美综合在线| 国内精品久久久久影院色 | 日本女人一区二区三区| 在线观看免费亚洲| 一区二区三区四区视频精品免费| 成人福利视频在线看| 欧美精品一区二区三区在线 | 国产麻豆精品在线| 日韩三级中文字幕| 日韩精品视频网站| 成人精品鲁一区一区二区| 国产丝袜在线精品| 国内精品久久久久影院一蜜桃| 精品精品欲导航| 久久精品国产一区二区| 精品国产一区二区精华| 精品一区二区三区在线播放| 亚洲精品一区二区三区福利 | 日本成人超碰在线观看| 91精品中文字幕一区二区三区| 日韩不卡一区二区三区| 欧美日韩aaaaaa| 日本vs亚洲vs韩国一区三区二区 | 麻豆freexxxx性91精品| 欧美成人r级一区二区三区| 精品中文av资源站在线观看| 精品卡一卡二卡三卡四在线| 国内久久婷婷综合| 国产精品激情偷乱一区二区∴| 91在线国产福利| 夜夜爽夜夜爽精品视频| 91精品国产综合久久久久| 美女一区二区在线观看| 久久综合狠狠综合| 成人av手机在线观看| 亚洲在线观看免费| 日韩欧美国产三级| 国产黄色91视频| 综合久久一区二区三区| 欧洲视频一区二区| 日韩成人一级片| 国产欧美久久久精品影院| 在线视频国内自拍亚洲视频| 日韩电影免费在线观看网站| 国产欧美日韩三级| 欧美蜜桃一区二区三区| 国产精品一区二区91| 亚洲欧美韩国综合色| 日韩欧美自拍偷拍| bt7086福利一区国产| 日日夜夜一区二区| 中文字幕 久热精品 视频在线 | 亚洲视频在线一区二区| 91麻豆精品国产91久久久久久久久| 国产一区视频网站| 亚洲宅男天堂在线观看无病毒| 精品成人一区二区三区四区| 91麻豆成人久久精品二区三区| 麻豆视频观看网址久久| 亚洲人xxxx| 久久综合成人精品亚洲另类欧美| 91福利精品第一导航| 国产精品 日产精品 欧美精品| 一区二区三区欧美| 精品久久久久香蕉网| 欧美日韩黄色影视| 成人黄色777网| 美女视频网站久久| 夜夜嗨av一区二区三区网页 | 日韩欧美专区在线| 色呦呦国产精品| 国产黄色成人av| 九一久久久久久| 亚洲高清一区二区三区| 中文字幕亚洲区| 欧美高清一级片在线观看| 亚洲精品在线网站| 777午夜精品视频在线播放| 99精品久久99久久久久| 国产福利一区二区| 国产一区欧美二区| 蜜臀a∨国产成人精品| 午夜一区二区三区视频| 一区二区三区日韩欧美精品 | 午夜影院久久久| 亚洲精品乱码久久久久久日本蜜臀| 2020国产成人综合网| 日韩欧美激情在线| 3d成人动漫网站| 欧美精品视频www在线观看| 欧美自拍偷拍午夜视频| 91免费看视频| 色婷婷国产精品| 一本色道久久综合亚洲aⅴ蜜桃| 国产成人精品免费| 高清免费成人av| 成人手机电影网| 粉嫩aⅴ一区二区三区四区五区| 国产福利一区在线| 国产超碰在线一区| 国产美女久久久久| 成人三级在线视频| 波多野结衣一区二区三区| av网站免费线看精品| 99在线热播精品免费| caoporn国产精品| 91黄色免费观看| 欧美日韩一区二区三区在线| 精品视频在线看| 在线成人av影院| 欧美成人aa大片| 久久久精品免费网站| 国产精品成人午夜| 亚洲美女一区二区三区| 亚洲va欧美va人人爽午夜| 秋霞午夜av一区二区三区| 久久精品国产77777蜜臀| 国产一本一道久久香蕉| 91热门视频在线观看| 欧美日韩一区二区三区四区五区| 日韩欧美国产综合在线一区二区三区| 日韩欧美国产高清| 国产精品麻豆久久久| 亚洲一区二区视频在线观看| 男女男精品视频| 成a人片国产精品| 欧美日韩高清一区二区不卡| 久久这里只有精品6| 亚洲欧洲成人自拍| 日韩精品色哟哟| 国产精品综合网| 91麻豆免费看片| 日韩一卡二卡三卡四卡| 国产日产欧美精品一区二区三区| 亚洲素人一区二区| 热久久免费视频| 91片黄在线观看| 精品日本一线二线三线不卡| 成人欧美一区二区三区小说| 裸体健美xxxx欧美裸体表演| eeuss鲁片一区二区三区在线观看| 欧美喷潮久久久xxxxx| 国产精品嫩草影院av蜜臀| 亚洲国产精品久久久久秋霞影院| 国产一区二区0| 在线不卡a资源高清| 中文字幕免费一区| 日韩**一区毛片| 99精品视频中文字幕| 亚洲精品一区二区三区蜜桃下载| 亚洲高清免费观看高清完整版在线观看| 黄色日韩网站视频| 欧美日韩国产欧美日美国产精品| 国产精品国产三级国产aⅴ入口 | 亚洲欧美一区二区不卡| 国产在线视视频有精品| 欧美精品久久一区二区三区| 亚洲丝袜另类动漫二区| 在线观看区一区二| 丁香婷婷综合色啪| 中文字幕不卡一区| 成人国产在线观看| 精品国产三级电影在线观看| 国产一区二区成人久久免费影院| 色呦呦网站一区| 加勒比av一区二区| 久久精品夜色噜噜亚洲a∨| 99国产一区二区三精品乱码| 一区二区三区欧美日韩| 欧美精品一区二区三区蜜臀| 免费久久精品视频| 丝袜美腿一区二区三区| 蜜桃精品视频在线| 欧美老肥妇做.爰bbww| 最新日韩在线视频| av一区二区三区四区| 国产精品欧美一区二区三区| 成人午夜视频在线观看|