亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 合眾達DSKF2812開發(fā)板的測試程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产乱人伦偷精品视频不卡| 欧美福利电影网| 国产精品热久久久久夜色精品三区| 三级亚洲高清视频| 精品粉嫩超白一线天av| 国产精品资源在线| 亚洲免费观看高清完整| 国产三级精品视频| 成人听书哪个软件好| 亚洲国产欧美在线| 亚洲视频免费在线观看| 久久久一区二区三区捆绑**| 欧美三级韩国三级日本一级| 国产在线精品免费av| 亚洲精选一二三| 国产欧美日韩中文久久| 国产成人亚洲综合色影视| 欧美乱妇一区二区三区不卡视频| 免费观看成人av| 久久亚洲免费视频| 欧美日韩国产免费一区二区 | 久久久久亚洲蜜桃| 在线影视一区二区三区| 风间由美性色一区二区三区| 日本vs亚洲vs韩国一区三区| 亚洲视频电影在线| 久久亚洲免费视频| 精品日韩欧美在线| 日韩亚洲欧美一区二区三区| 欧美性猛交一区二区三区精品| 狠狠色丁香婷婷综合| 免费看日韩精品| 日韩不卡在线观看日韩不卡视频| 中文av一区二区| 国产欧美日本一区二区三区| 欧美一二三区在线观看| 制服.丝袜.亚洲.另类.中文| 成年人国产精品| 99v久久综合狠狠综合久久| 久久99精品久久久久久| 国产一区二区三区久久久| 国产在线不卡一卡二卡三卡四卡| 免费人成精品欧美精品| 麻豆精品国产91久久久久久| 久久99国产精品麻豆| 国内精品国产成人| 成人在线视频一区二区| 91丝袜美女网| 欧美肥妇free| 国产精品色哟哟网站| 伊人婷婷欧美激情| 秋霞影院一区二区| 国产成人av福利| 91国产丝袜在线播放| 69堂成人精品免费视频| 国产亚洲一二三区| 男女激情视频一区| 91国产成人在线| 国产精品电影一区二区| 中日韩av电影| 亚洲情趣在线观看| 黑人巨大精品欧美一区| 91成人免费网站| 国产色91在线| 日日骚欧美日韩| 欧美巨大另类极品videosbest | 99re热这里只有精品视频| 福利电影一区二区三区| 欧美午夜片在线观看| 欧美日精品一区视频| 亚洲黄色尤物视频| 成人a级免费电影| 欧美精品一区二区三区高清aⅴ | 欧美日韩美女一区二区| 中文字幕 久热精品 视频在线 | 亚洲超碰97人人做人人爱| 丁香婷婷综合五月| 国产清纯白嫩初高生在线观看91 | 丝瓜av网站精品一区二区 | 91免费视频网址| 亚洲欧洲日产国产综合网| 国产精品一级黄| 国产精品二三区| 中文字幕一区二区三区乱码在线 | 911国产精品| 亚洲天堂成人网| 91蝌蚪porny九色| 亚洲一区二区三区在线播放| 99久久精品99国产精品| 亚洲成人自拍网| 91精品国产综合久久福利软件 | 色婷婷狠狠综合| 一区二区三区国产精华| 4438x成人网最大色成网站| 久久99国产精品久久99| 国产精品久久国产精麻豆99网站| 日本韩国精品在线| 国产麻豆一精品一av一免费| 国产精品第一页第二页第三页| 51久久夜色精品国产麻豆| 不卡在线视频中文字幕| 日韩电影在线一区二区| 国产目拍亚洲精品99久久精品| 欧美天堂一区二区三区| 国产91精品在线观看| 首页综合国产亚洲丝袜| 亚洲欧美怡红院| 国产午夜亚洲精品羞羞网站| 欧美视频在线播放| 91日韩精品一区| 成人黄色在线看| 成人免费视频一区二区| 日本不卡在线视频| 一区二区激情小说| 一区二区在线看| 国产精品欧美久久久久无广告 | 日本最新不卡在线| 亚洲国产精品一区二区久久恐怖片 | 1000精品久久久久久久久| 日韩精品最新网址| 91精品国产色综合久久| 日韩色视频在线观看| 欧美日韩国产一级二级| 91精品国模一区二区三区| 欧美日韩免费观看一区二区三区| 色吊一区二区三区| 欧美日韩一区不卡| 欧美电影免费观看高清完整版在 | 精品国产精品网麻豆系列| 91精品国产综合久久久久久 | 精品福利一区二区三区| 欧美激情一二三区| 伊人色综合久久天天人手人婷| 一区二区三区四区亚洲| 视频一区二区三区中文字幕| 美日韩一区二区| 不卡一区二区三区四区| 91精品国产综合久久精品 | 精品久久99ma| 亚洲啪啪综合av一区二区三区| 亚洲国产欧美一区二区三区丁香婷| 性欧美大战久久久久久久久| 国产成人av电影在线播放| 欧美性受xxxx| 亚洲人精品一区| 伦理电影国产精品| 色综合久久久久综合体 | 久久久久久久性| 亚洲国产人成综合网站| 久久成人麻豆午夜电影| 91福利视频网站| 亚洲成在人线在线播放| 国产成人免费视频精品含羞草妖精| 色呦呦日韩精品| 一区二区三区欧美日韩| 国产ts人妖一区二区| 制服丝袜亚洲精品中文字幕| 亚洲欧美视频在线观看视频| 久久99久久99| 久久久久国产精品麻豆| 麻豆91在线播放| 久久久久久久久久久黄色| 国内成+人亚洲+欧美+综合在线| 欧美一区二区三区免费大片| 亚洲图片欧美一区| 91精品免费观看| 久久国产成人午夜av影院| 26uuu色噜噜精品一区二区| 国产一区二区三区高清播放| 久久网这里都是精品| 不卡的av在线| 亚洲午夜视频在线| 精品国产一区二区亚洲人成毛片 | 欧美午夜一区二区三区| 蜜臀91精品一区二区三区| 国产精品美女久久久久久久| 成人激情av网| 久久精品国内一区二区三区| 久久精品亚洲麻豆av一区二区 | 91黄色小视频| 美女网站色91| 日韩精品电影一区亚洲| 青青国产91久久久久久| 91黄色免费观看| 洋洋成人永久网站入口| 欧美一区二区私人影院日本| 国产原创一区二区| 亚洲最新视频在线播放| 久久人人爽人人爽| 91精品国产综合久久精品| 成人夜色视频网站在线观看| 亚洲一区二三区| 亚洲裸体xxx| 亚洲自拍另类综合| 国产日韩v精品一区二区| 91精品国产一区二区| 粉嫩绯色av一区二区在线观看 | 国产日韩精品一区二区浪潮av| 国产精品一二一区| 国产乱码精品一区二区三区五月婷|