亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 合眾達(dá)DSKF2812開發(fā)板的測試程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
麻豆国产欧美日韩综合精品二区| 91麻豆产精品久久久久久| 国产原创一区二区| gogogo免费视频观看亚洲一| 在线亚洲免费视频| 欧美精品视频www在线观看 | 精品奇米国产一区二区三区| 国产精品午夜免费| 亚洲成人av福利| 国产98色在线|日韩| 欧美亚洲综合色| 中文字幕欧美日韩一区| 亚欧色一区w666天堂| 成人妖精视频yjsp地址| 欧美精品久久天天躁| 亚洲人一二三区| 国产美女精品一区二区三区| 一本在线高清不卡dvd| 久久亚洲精华国产精华液| 一区二区理论电影在线观看| 国产宾馆实践打屁股91| 欧美成人精品1314www| 亚洲成人一区在线| 99热在这里有精品免费| 樱花草国产18久久久久| 欧美日韩一区久久| 国产一区视频网站| 亚洲激情第一区| 成人免费高清在线观看| 国产网站一区二区| 国产一区二区三区免费看| 欧美日韩高清在线| 亚洲尤物视频在线| 欧美亚洲高清一区二区三区不卡| 午夜成人免费视频| 成人高清免费观看| 一区二区三区丝袜| 久久久久久黄色| 91激情在线视频| www.色综合.com| 26uuu另类欧美| 97成人超碰视| 免费观看在线综合| 亚洲国产岛国毛片在线| 日本高清不卡一区| 国产馆精品极品| 午夜精品一区二区三区电影天堂| ww亚洲ww在线观看国产| 色哦色哦哦色天天综合| 国产精品一区二区你懂的| 亚洲午夜在线电影| 国产精品热久久久久夜色精品三区| 欧美色爱综合网| 1024亚洲合集| 久久精品国产精品亚洲精品| 精品卡一卡二卡三卡四在线| 国产一区二三区| 亚洲欧洲三级电影| 777久久久精品| 丰满白嫩尤物一区二区| 亚洲乱码中文字幕综合| 日韩免费性生活视频播放| 成人av电影免费观看| 午夜私人影院久久久久| 26uuuu精品一区二区| 91啪九色porn原创视频在线观看| 婷婷久久综合九色综合伊人色| 久久这里只有精品6| 99riav久久精品riav| 免费人成精品欧美精品| 丝袜国产日韩另类美女| 欧美精品色综合| 看片网站欧美日韩| 成人免费在线视频| 精品国产精品网麻豆系列| 精品久久久久久久人人人人传媒| 国产不卡在线视频| 青草国产精品久久久久久| 亚洲色图都市小说| 亚洲国产精品t66y| 精品剧情v国产在线观看在线| 欧美日韩在线三级| 97久久人人超碰| 国产福利一区二区| 老司机午夜精品99久久| 日日夜夜精品视频天天综合网| 亚洲视频电影在线| 亚洲免费观看高清| 国产亚洲精品aa| 久久久久久一二三区| 91精品国产一区二区| 欧美日本国产视频| 51精品久久久久久久蜜臀| 欧洲一区二区av| 在线日韩av片| 欧美视频在线一区| 欧美高清你懂得| 欧美二区三区的天堂| 日韩你懂的在线播放| 欧美精品一区二区三区很污很色的| 91精品在线观看入口| 日韩精品最新网址| 国产日韩欧美在线一区| 国产精品免费人成网站| 亚洲另类中文字| 亚洲一区二区三区视频在线 | 色综合亚洲欧洲| 91久久线看在观草草青青| 欧美高清www午色夜在线视频| 欧美精品1区2区3区| 精品久久一区二区三区| 国产精品三级视频| 艳妇臀荡乳欲伦亚洲一区| 日韩av午夜在线观看| 成人看片黄a免费看在线| 色欧美片视频在线观看| 欧美电视剧在线观看完整版| 久久久久久久久久电影| 亚洲欧美成人一区二区三区| 免费一区二区视频| 91无套直看片红桃| 欧美一级日韩一级| 亚洲图片激情小说| 蜜臀久久99精品久久久久久9 | 国产欧美综合色| 亚洲电影第三页| 成人免费毛片片v| 日韩欧美中文一区| 夜夜操天天操亚洲| 国产成人在线影院 | 亚洲视频香蕉人妖| 国产精品乡下勾搭老头1| 欧美丰满一区二区免费视频| 中文字幕第一区第二区| 韩国一区二区视频| 欧美一区二区网站| 亚洲国产欧美一区二区三区丁香婷| 国产乱码精品1区2区3区| 5566中文字幕一区二区电影| 亚洲精品久久嫩草网站秘色| 成人在线视频首页| 国产欧美日韩视频在线观看| 激情文学综合丁香| 欧美本精品男人aⅴ天堂| 视频一区在线播放| 在线成人免费观看| 免费欧美高清视频| 欧美一级理论片| 六月丁香婷婷色狠狠久久| 欧美一区二区黄| 日本不卡一二三区黄网| 日韩欧美国产一区二区在线播放 | 欧美中文字幕不卡| 亚洲在线中文字幕| 欧美电影一区二区三区| 蜜臀av一级做a爰片久久| 精品处破学生在线二十三| 韩国三级在线一区| 国产午夜亚洲精品午夜鲁丝片| 国产一区二区三区在线观看免费| 久久久国产精华| 91色九色蝌蚪| 五月天一区二区| 欧美r级电影在线观看| 99精品热视频| 欧美bbbbb| 国产精品家庭影院| 91麻豆精品国产综合久久久久久 | 欧美制服丝袜第一页| 日本成人中文字幕在线视频| 久久久五月婷婷| 日本高清不卡aⅴ免费网站| 青青草原综合久久大伊人精品优势| 亚洲精品在线观看视频| 91视频精品在这里| 久久精品国产精品青草| 中文字幕亚洲在| 91精品国产全国免费观看| 国产麻豆日韩欧美久久| 亚洲精选一二三| 中文字幕第一区二区| 日韩欧美一区二区三区在线| 99久久亚洲一区二区三区青草| 天天综合网 天天综合色| 中文字幕第一区第二区| 精品精品国产高清a毛片牛牛| 91视频国产资源| 高清国产一区二区三区| 免费的国产精品| 一区二区三区日韩欧美精品| 99久久婷婷国产综合精品电影| 国产精品不卡一区二区三区| 色久优优欧美色久优优| 老色鬼精品视频在线观看播放| 亚洲免费观看高清在线观看| 欧美经典一区二区三区| 精品国产91久久久久久久妲己| 在线免费观看一区| 色婷婷激情久久| 色婷婷精品大在线视频|