亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 合眾達(dá)DSKF2812開發(fā)板的測(cè)試程序
?? H
?? 第 1 頁 / 共 3 頁
字號(hào):
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩欧美亚洲另类制服综合在线| jvid福利写真一区二区三区| 精品视频免费看| 亚洲国产成人av网| 在线播放一区二区三区| 精品中文字幕一区二区| 久久久国产一区二区三区四区小说 | 亚洲视频你懂的| 91黄视频在线| 视频一区欧美精品| 久久精品夜色噜噜亚洲a∨| 成人小视频在线| 一区二区三区小说| 日韩午夜小视频| 成人一区二区三区在线观看| 自拍偷拍欧美精品| 欧美精品成人一区二区三区四区| 久久电影网站中文字幕| 国产精品色在线观看| 欧美午夜一区二区| 国产精品99久久久| 亚洲国产综合在线| 国产亚洲精品精华液| 91久久一区二区| 激情综合一区二区三区| 亚洲欧洲av一区二区三区久久| 欧美久久一二区| 国产不卡在线一区| 亚洲成人精品一区| 国产精品欧美综合在线| 欧美日韩一级片网站| 国产精品影视在线观看| 亚洲午夜免费电影| 久久久久久综合| 欧美日韩一区二区电影| 国产精品亚洲第一区在线暖暖韩国 | 一本色道久久综合亚洲精品按摩| 日本亚洲三级在线| 亚洲特级片在线| 精品国内二区三区| 欧美久久一区二区| 97se亚洲国产综合在线| 国产自产2019最新不卡| 视频一区视频二区在线观看| 国产精品三级av在线播放| 日韩小视频在线观看专区| 91美女片黄在线观看91美女| 国产一区二区三区免费看 | 中文字幕日韩精品一区| 精品日韩99亚洲| 欧美电影在线免费观看| 99国产精品久久久久| 国内外成人在线| 日韩黄色免费电影| 亚洲小少妇裸体bbw| 国产精品色婷婷| 欧美精品一区二区三区在线播放 | 国产一区二区三区四区五区入口| 日韩中文字幕1| 亚洲最新视频在线观看| 国产精品夫妻自拍| 国产欧美一区在线| 国产色一区二区| 久久久精品一品道一区| 久久久久久久久久久久久久久99| 在线电影欧美成精品| 欧美影院一区二区| 91麻豆成人久久精品二区三区| 成人av网在线| 成a人片国产精品| 成人av资源下载| 成人免费观看视频| 99久久综合狠狠综合久久| 国产98色在线|日韩| 国内精品伊人久久久久av影院 | 国产在线视频一区二区三区| 日日夜夜一区二区| 亚洲成人精品在线观看| 亚洲国产日韩一区二区| 亚洲电影第三页| 亚洲国产欧美另类丝袜| 亚洲国产日日夜夜| 午夜精品福利一区二区蜜股av| 洋洋成人永久网站入口| 亚洲国产成人91porn| 亚洲成人三级小说| 丝袜脚交一区二区| 看电视剧不卡顿的网站| 国产酒店精品激情| 成人福利视频网站| 99国产精品99久久久久久| 色一情一伦一子一伦一区| 在线观看av不卡| 5566中文字幕一区二区电影| 精品理论电影在线观看| 欧美国产综合色视频| 亚洲女同ⅹxx女同tv| 亚洲成人一区二区在线观看| 麻豆精品国产91久久久久久| 国产精品一区二区男女羞羞无遮挡| 国产91精品久久久久久久网曝门| jiyouzz国产精品久久| 欧美又粗又大又爽| 制服丝袜国产精品| 国产视频一区在线播放| 亚洲精品高清在线| 麻豆成人在线观看| 高清不卡一区二区| 欧美日韩视频在线第一区| 精品少妇一区二区三区在线播放| 亚洲国产精品成人综合色在线婷婷| 中文字幕日韩精品一区| 午夜精品久久久久久久久久久| 久久精品国产第一区二区三区| 成人短视频下载 | 久久久蜜桃精品| 亚洲激情一二三区| 国产在线播放一区三区四| 91亚洲国产成人精品一区二三| 欧美蜜桃一区二区三区| 国产日产欧美一区二区视频| 夜色激情一区二区| 国产成人自拍网| 欧美日韩一区二区不卡| 国产人成亚洲第一网站在线播放| 亚洲国产成人av好男人在线观看| 国产精品羞羞答答xxdd| 884aa四虎影成人精品一区| 中文字幕第一区第二区| 日本最新不卡在线| 色婷婷av一区二区三区gif| 久久看人人爽人人| 三级欧美在线一区| 色视频欧美一区二区三区| 337p粉嫩大胆噜噜噜噜噜91av| 亚洲线精品一区二区三区八戒| 国产成人av电影在线| 欧美一级二级三级蜜桃| 亚洲激情在线播放| 国产不卡在线播放| 欧美成人精品1314www| 亚洲一区二区高清| 94-欧美-setu| 国产午夜亚洲精品不卡| 蜜桃精品在线观看| 欧美剧情片在线观看| 亚洲免费成人av| 成人一区二区三区中文字幕| 欧美变态tickling挠脚心| 亚洲成人av福利| 欧美视频一区在线观看| 亚洲人精品午夜| 9色porny自拍视频一区二区| 久久精品视频免费| 国产一区二三区| 精品国产一区二区在线观看| 日本大胆欧美人术艺术动态| 欧美精品电影在线播放| 亚洲第一综合色| 欧美区一区二区三区| 亚洲国产精品天堂| 欧美三级资源在线| 亚洲美女屁股眼交3| 91免费观看视频| 亚洲欧洲制服丝袜| www.日韩大片| 亚洲视频免费在线| 色偷偷久久一区二区三区| 亚洲乱码中文字幕| 97se亚洲国产综合自在线不卡 | 欧美精品乱码久久久久久按摩| 亚洲一级二级在线| 欧美日韩国产一级| 天天操天天综合网| 日韩精品一区二区三区在线| 国内精品伊人久久久久av一坑| 久久一留热品黄| www.亚洲精品| 一区二区欧美在线观看| 欧美三级日韩三级国产三级| 午夜精品久久久久久久99樱桃 | 成人教育av在线| 亚洲日本在线看| 欧美理论电影在线| 另类欧美日韩国产在线| 久久久久久免费网| 91免费小视频| 全部av―极品视觉盛宴亚洲| 日韩精品影音先锋| caoporen国产精品视频| 亚洲永久免费视频| 日韩视频免费观看高清完整版在线观看| 美女www一区二区| 国产精品麻豆久久久| 欧美最猛黑人xxxxx猛交| 蜜桃久久精品一区二区| 国产精品久久久久久福利一牛影视| 在线亚洲+欧美+日本专区| 老司机精品视频一区二区三区| 中文一区二区完整视频在线观看|