亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? system.h

?? 完全開發(fā)流程及源代碼,基于s3c2410的嵌入式linux開發(fā)
?? H
字號:
#ifndef __ASM_ARM_SYSTEM_H#define __ASM_ARM_SYSTEM_H#ifdef __KERNEL__#include <linux/config.h>#define CPU_ARCH_UNKNOWN	0#define CPU_ARCH_ARMv3		1#define CPU_ARCH_ARMv4		2#define CPU_ARCH_ARMv4T		3#define CPU_ARCH_ARMv5		4#define CPU_ARCH_ARMv5T		5#define CPU_ARCH_ARMv5TE	6#define CPU_ARCH_ARMv5TEJ	7#define CPU_ARCH_ARMv6		8/* * CR1 bits (CP#15 CR1) */#define CR_M	(1 << 0)	/* MMU enable				*/#define CR_A	(1 << 1)	/* Alignment abort enable		*/#define CR_C	(1 << 2)	/* Dcache enable			*/#define CR_W	(1 << 3)	/* Write buffer enable			*/#define CR_P	(1 << 4)	/* 32-bit exception handler		*/#define CR_D	(1 << 5)	/* 32-bit data address range		*/#define CR_L	(1 << 6)	/* Implementation defined		*/#define CR_B	(1 << 7)	/* Big endian				*/#define CR_S	(1 << 8)	/* System MMU protection		*/#define CR_R	(1 << 9)	/* ROM MMU protection			*/#define CR_F	(1 << 10)	/* Implementation defined		*/#define CR_Z	(1 << 11)	/* Implementation defined		*/#define CR_I	(1 << 12)	/* Icache enable			*/#define CR_V	(1 << 13)	/* Vectors relocated to 0xffff0000	*/#define CR_RR	(1 << 14)	/* Round Robin cache replacement	*/#define CR_L4	(1 << 15)	/* LDR pc can set T bit			*/#define CR_DT	(1 << 16)#define CR_IT	(1 << 18)#define CR_ST	(1 << 19)#define CR_FI	(1 << 21)	/* Fast interrupt (lower latency mode)	*/#define CR_U	(1 << 22)	/* Unaligned access operation		*/#define CR_XP	(1 << 23)	/* Extended page tables			*/#define CR_VE	(1 << 24)	/* Vectored interrupts			*/#define CPUID_ID	0#define CPUID_CACHETYPE	1#define CPUID_TCM	2#define CPUID_TLBTYPE	3#define read_cpuid(reg)							\	({								\		unsigned int __val;					\		asm("mrc	p15, 0, %0, c0, c0, " __stringify(reg)	\		    : "=r" (__val)					\		    :							\		    : "cc");						\		__val;							\	})/* * This is used to ensure the compiler did actually allocate the register we * asked it for some inline assembly sequences.  Apparently we can't trust * the compiler from one version to another so a bit of paranoia won't hurt. * This string is meant to be concatenated with the inline asm string and * will cause compilation to stop on mismatch. * (for details, see gcc PR 15089) */#define __asmeq(x, y)  ".ifnc " x "," y " ; .err ; .endif\n\t"#ifndef __ASSEMBLY__#include <linux/linkage.h>struct thread_info;struct task_struct;/* information about the system we're running on */extern unsigned int system_rev;extern unsigned int system_serial_low;extern unsigned int system_serial_high;extern unsigned int mem_fclk_21285;struct pt_regs;void die(const char *msg, struct pt_regs *regs, int err)		__attribute__((noreturn));void die_if_kernel(const char *str, struct pt_regs *regs, int err);void hook_fault_code(int nr, int (*fn)(unsigned long, unsigned int,				       struct pt_regs *),		     int sig, const char *name);#include <asm/proc-fns.h>#define xchg(ptr,x) \	((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))#define tas(ptr) (xchg((ptr),1))extern asmlinkage void __backtrace(void);extern int cpu_architecture(void);#define set_cr(x)					\	__asm__ __volatile__(				\	"mcr	p15, 0, %0, c1, c0, 0	@ set CR"	\	: : "r" (x) : "cc")#define get_cr()					\	({						\	unsigned int __val;				\	__asm__ __volatile__(				\	"mrc	p15, 0, %0, c1, c0, 0	@ get CR"	\	: "=r" (__val) : : "cc");			\	__val;						\	})extern unsigned long cr_no_alignment;	/* defined in entry-armv.S */extern unsigned long cr_alignment;	/* defined in entry-armv.S */#define UDBG_UNDEFINED	(1 << 0)#define UDBG_SYSCALL	(1 << 1)#define UDBG_BADABORT	(1 << 2)#define UDBG_SEGV	(1 << 3)#define UDBG_BUS	(1 << 4)extern unsigned int user_debug;#if __LINUX_ARM_ARCH__ >= 4#define vectors_high()	(cr_alignment & CR_V)#else#define vectors_high()	(0)#endif#define mb() __asm__ __volatile__ ("" : : : "memory")#define rmb() mb()#define wmb() mb()#define read_barrier_depends() do { } while(0)#define set_mb(var, value)  do { var = value; mb(); } while (0)#define set_wmb(var, value) do { var = value; wmb(); } while (0)#define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");#ifdef CONFIG_SMP/* * Define our own context switch locking.  This allows us to enable * interrupts over the context switch, otherwise we end up with high * interrupt latency.  The real problem area is switch_mm() which may * do a full cache flush. */#define prepare_arch_switch(rq,next)					\do {									\	spin_lock(&(next)->switch_lock);				\	spin_unlock_irq(&(rq)->lock);					\} while (0)#define finish_arch_switch(rq,prev)					\	spin_unlock(&(prev)->switch_lock)#define task_running(rq,p)						\	((rq)->curr == (p) || spin_is_locked(&(p)->switch_lock))#else/* * Our UP-case is more simple, but we assume knowledge of how * spin_unlock_irq() and friends are implemented.  This avoids * us needlessly decrementing and incrementing the preempt count. */#define prepare_arch_switch(rq,next)	local_irq_enable()#define finish_arch_switch(rq,prev)	spin_unlock(&(rq)->lock)#define task_running(rq,p)		((rq)->curr == (p))#endif/* * switch_to(prev, next) should switch from task `prev' to `next' * `prev' will never be the same as `next'.  schedule() itself * contains the memory barrier to tell GCC not to cache `current'. */extern struct task_struct *__switch_to(struct task_struct *, struct thread_info *, struct thread_info *);#define switch_to(prev,next,last)					\do {									\	last = __switch_to(prev,prev->thread_info,next->thread_info);	\} while (0)/* * CPU interrupt mask handling. */#if __LINUX_ARM_ARCH__ >= 6#define local_irq_save(x)					\	({							\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ local_irq_save\n"	\	"cpsid	i"						\	: "=r" (x) : : "memory", "cc");				\	})#define local_irq_enable()  __asm__("cpsie i	@ __sti" : : : "memory", "cc")#define local_irq_disable() __asm__("cpsid i	@ __cli" : : : "memory", "cc")#define local_fiq_enable()  __asm__("cpsie f	@ __stf" : : : "memory", "cc")#define local_fiq_disable() __asm__("cpsid f	@ __clf" : : : "memory", "cc")#else/* * Save the current interrupt enable state & disable IRQs */#define local_irq_save(x)					\	({							\		unsigned long temp;				\		(void) (&temp == &x);				\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ local_irq_save\n"	\"	orr	%1, %0, #128\n"					\"	msr	cpsr_c, %1"					\	: "=r" (x), "=r" (temp)					\	:							\	: "memory", "cc");					\	})	/* * Enable IRQs */#define local_irq_enable()					\	({							\		unsigned long temp;				\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ local_irq_enable\n"	\"	bic	%0, %0, #128\n"					\"	msr	cpsr_c, %0"					\	: "=r" (temp)						\	:							\	: "memory", "cc");					\	})/* * Disable IRQs */#define local_irq_disable()					\	({							\		unsigned long temp;				\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ local_irq_disable\n"	\"	orr	%0, %0, #128\n"					\"	msr	cpsr_c, %0"					\	: "=r" (temp)						\	:							\	: "memory", "cc");					\	})/* * Enable FIQs */#define local_fiq_enable()					\	({							\		unsigned long temp;				\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ stf\n"		\"	bic	%0, %0, #64\n"					\"	msr	cpsr_c, %0"					\	: "=r" (temp)						\	:							\	: "memory", "cc");					\	})/* * Disable FIQs */#define local_fiq_disable()					\	({							\		unsigned long temp;				\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ clf\n"		\"	orr	%0, %0, #64\n"					\"	msr	cpsr_c, %0"					\	: "=r" (temp)						\	:							\	: "memory", "cc");					\	})#endif/* * Save the current interrupt enable state. */#define local_save_flags(x)					\	({							\	__asm__ __volatile__(					\	"mrs	%0, cpsr		@ local_save_flags"	\	: "=r" (x) : : "memory", "cc");				\	})/* * restore saved IRQ & FIQ state */#define local_irq_restore(x)					\	__asm__ __volatile__(					\	"msr	cpsr_c, %0		@ local_irq_restore\n"	\	:							\	: "r" (x)						\	: "memory", "cc")#define irqs_disabled()			\({					\	unsigned long flags;		\	local_save_flags(flags);	\	flags & PSR_I_BIT;		\})#ifdef CONFIG_SMP#error SMP not supported#define smp_mb()		mb()#define smp_rmb()		rmb()#define smp_wmb()		wmb()#define smp_read_barrier_depends()		read_barrier_depends()#else#define smp_mb()		barrier()#define smp_rmb()		barrier()#define smp_wmb()		barrier()#define smp_read_barrier_depends()		do { } while(0)#if defined(CONFIG_CPU_SA1100) || defined(CONFIG_CPU_SA110)/* * On the StrongARM, "swp" is terminally broken since it bypasses the * cache totally.  This means that the cache becomes inconsistent, and, * since we use normal loads/stores as well, this is really bad. * Typically, this causes oopsen in filp_close, but could have other, * more disasterous effects.  There are two work-arounds: *  1. Disable interrupts and emulate the atomic swap *  2. Clean the cache, perform atomic swap, flush the cache * * We choose (1) since its the "easiest" to achieve here and is not * dependent on the processor type. */#define swp_is_buggy#endifstatic inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size){	extern void __bad_xchg(volatile void *, int);	unsigned long ret;#ifdef swp_is_buggy	unsigned long flags;#endif	switch (size) {#ifdef swp_is_buggy		case 1:			local_irq_save(flags);			ret = *(volatile unsigned char *)ptr;			*(volatile unsigned char *)ptr = x;			local_irq_restore(flags);			break;		case 4:			local_irq_save(flags);			ret = *(volatile unsigned long *)ptr;			*(volatile unsigned long *)ptr = x;			local_irq_restore(flags);			break;#else		case 1:	__asm__ __volatile__ ("swpb %0, %1, [%2]"					: "=&r" (ret)					: "r" (x), "r" (ptr)					: "memory", "cc");			break;		case 4:	__asm__ __volatile__ ("swp %0, %1, [%2]"					: "=&r" (ret)					: "r" (x), "r" (ptr)					: "memory", "cc");			break;#endif		default: __bad_xchg(ptr, size), ret = 0;	}	return ret;}#endif /* CONFIG_SMP */#endif /* __ASSEMBLY__ */#endif /* __KERNEL__ */#endif

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
97se亚洲国产综合自在线观| 日韩av一级片| av中文字幕不卡| 亚洲欧洲www| 在线视频你懂得一区| 午夜精品福利久久久| 日韩视频在线一区二区| 久久精品国产亚洲aⅴ| 久久久精品一品道一区| 成人ar影院免费观看视频| 亚洲天堂免费看| 欧美日韩国产电影| 韩国精品免费视频| 国产精品福利一区| 欧美日韩精品二区第二页| 久久99久久99| 国产精品久久久久久亚洲毛片| 色综合天天综合狠狠| 日本网站在线观看一区二区三区| 亚洲精品一区二区三区影院 | 国产在线精品一区二区夜色| 国产校园另类小说区| 欧美在线免费播放| 精品一区二区三区的国产在线播放| 国产拍揄自揄精品视频麻豆| 欧美性受xxxx黑人xyx性爽| 六月丁香综合在线视频| 日韩理论片一区二区| 日韩视频国产视频| 91女厕偷拍女厕偷拍高清| 久久精品国产精品亚洲综合| 日韩美女视频一区| 精品国产麻豆免费人成网站| 91精品办公室少妇高潮对白| 国产主播一区二区| 亚洲va在线va天堂| 1024成人网| 久久午夜国产精品| 555夜色666亚洲国产免| 成a人片亚洲日本久久| 久久99国产精品麻豆| 一区二区三区小说| 国产三级欧美三级日产三级99 | 日韩成人av影视| 国产精品美女视频| 久久综合久久综合久久| 欧美日韩午夜在线| 色欧美乱欧美15图片| 国产精品一区一区三区| 美女诱惑一区二区| 亚洲va欧美va人人爽| 亚洲激情中文1区| 中文字幕精品一区二区三区精品| 日韩美女主播在线视频一区二区三区| 在线欧美一区二区| 一本色道亚洲精品aⅴ| 成人免费毛片a| 国产成人精品免费看| 九九国产精品视频| 石原莉奈一区二区三区在线观看| 亚洲三级电影网站| 中文字幕一区二区三区四区不卡| 久久久久国产一区二区三区四区| 日韩欧美中文字幕精品| 色嗨嗨av一区二区三区| 99re热这里只有精品免费视频| 国产剧情一区在线| 国产精品主播直播| 国产一区二区在线影院| 精品亚洲aⅴ乱码一区二区三区| 丝袜美腿亚洲一区二区图片| 亚洲国产一区在线观看| 夜夜亚洲天天久久| 亚洲福利视频三区| 五月天激情小说综合| 性感美女久久精品| 亚洲一区二区三区四区不卡| 亚洲与欧洲av电影| 亚洲gay无套男同| 亚洲图片有声小说| 青青国产91久久久久久 | 日韩女优电影在线观看| 欧美一区在线视频| 日韩三级视频在线观看| 欧美va天堂va视频va在线| 精品免费99久久| 国产日产欧美一区| 亚洲欧洲美洲综合色网| 一区二区久久久久| 日韩电影在线免费观看| 六月丁香综合在线视频| 国产馆精品极品| 91视频你懂的| 69堂成人精品免费视频| 91精品在线观看入口| 精品国产a毛片| 国产精品美日韩| 亚洲v精品v日韩v欧美v专区| 精品中文字幕一区二区小辣椒| 国产精品18久久久久久久久久久久| 高清国产一区二区三区| 日本久久电影网| 日韩欧美国产午夜精品| 亚洲国产成人午夜在线一区| 亚洲靠逼com| 久久成人免费电影| 99在线精品视频| 91免费国产视频网站| 91精品国产品国语在线不卡| 久久久久久久一区| 亚洲午夜久久久久中文字幕久| 日韩成人免费看| 国产成人av影院| 欧美在线看片a免费观看| 精品福利一区二区三区免费视频| 国产精品人妖ts系列视频| 亚洲成a人在线观看| 国产精品一区二区在线观看不卡 | 日日摸夜夜添夜夜添国产精品 | 亚洲国产一二三| 国产精品 欧美精品| 欧美性大战xxxxx久久久| 久久婷婷国产综合精品青草| 亚洲视频狠狠干| 美国十次综合导航| 色婷婷久久久亚洲一区二区三区| 日韩精品在线看片z| 一区二区三区国产精华| 国产福利91精品一区| 欧美久久一区二区| 国产精品久久久久久久裸模 | 一区二区三区在线观看欧美| 精品一区二区三区免费播放 | 69精品人人人人| 亚洲欧洲国产专区| 国产福利一区二区| 91精品欧美一区二区三区综合在 | 久久九九久久九九| 日本一不卡视频| 欧美视频一区二区三区在线观看| 亚洲高清不卡在线观看| 成人美女视频在线观看| 久久尤物电影视频在线观看| 日本亚洲三级在线| 欧美色图激情小说| 自拍偷拍亚洲综合| 成人丝袜视频网| 久久亚洲精华国产精华液 | 国产精品污网站| 国产一区二区在线视频| 日韩一级高清毛片| 五月综合激情婷婷六月色窝| 91亚洲国产成人精品一区二三 | 亚洲色图清纯唯美| 成人精品视频一区| 国产精品毛片久久久久久久| 国产在线播放一区| 26uuu国产在线精品一区二区| 日本伊人午夜精品| 91精品国产欧美一区二区18| 亚洲超碰精品一区二区| 欧美在线影院一区二区| 亚洲人成在线观看一区二区| av综合在线播放| 亚洲婷婷综合色高清在线| 99久久伊人网影院| 国产精品免费丝袜| 97se狠狠狠综合亚洲狠狠| 日本一区二区电影| av激情综合网| 国产精品乱码一区二区三区软件| 国产老肥熟一区二区三区| 国产欧美久久久精品影院| 国产91高潮流白浆在线麻豆| 欧美激情中文字幕一区二区| 成人h动漫精品| 综合色中文字幕| 欧美午夜电影一区| 日本在线播放一区二区三区| 日韩美女一区二区三区四区| 久久er99热精品一区二区| 久久综合视频网| 大美女一区二区三区| 亚洲免费高清视频在线| 欧美日韩中文另类| 久久99精品久久只有精品| 久久久久久亚洲综合| 99re这里只有精品视频首页| 亚洲伦在线观看| 69堂国产成人免费视频| 国产精品一区在线观看你懂的| 国产精品久久三区| 欧美日本一道本在线视频| 美女免费视频一区二区| 日本一二三不卡| 欧美三级午夜理伦三级中视频| 美女性感视频久久| **网站欧美大片在线观看| 精品污污网站免费看| 国产呦精品一区二区三区网站|