亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? f2812下電機驅動范例程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品一区二区久久精品爱涩| 色偷偷88欧美精品久久久 | 国产精品久久精品日日| 欧美视频你懂的| 国产一区二区三区蝌蚪| 午夜视频一区二区| 亚洲欧美激情一区二区| 久久久久久久综合色一本| 欧美日韩一区二区在线视频| 国产电影精品久久禁18| 麻豆传媒一区二区三区| 一区二区三区不卡在线观看| 国产亚洲精品资源在线26u| 欧美一级免费观看| 欧美中文字幕一区二区三区| 成人av在线观| 国产乱国产乱300精品| 麻豆精品视频在线| 午夜精品影院在线观看| 玉米视频成人免费看| 国产精品乱人伦中文| 久久影视一区二区| 欧美电影免费观看高清完整版在线观看 | 亚洲丝袜精品丝袜在线| 国产精品视频在线看| 亚洲精品在线网站| 精品日本一线二线三线不卡| 欧美一级视频精品观看| 欧美群妇大交群中文字幕| 欧美中文字幕久久| 色噜噜狠狠成人中文综合 | voyeur盗摄精品| 国产美女精品一区二区三区| 麻豆成人综合网| 久久99精品久久只有精品| 青椒成人免费视频| 久久精品72免费观看| 欧美三级视频在线观看| 一本高清dvd不卡在线观看| 91在线视频在线| 99久久精品免费| 色丁香久综合在线久综合在线观看| 99久久精品国产麻豆演员表| 91日韩一区二区三区| 色综合婷婷久久| 欧美视频一二三区| 欧美欧美欧美欧美首页| 欧美一区二区三区人| 日韩欧美综合在线| 日韩美女在线视频| 国产色产综合产在线视频| 国产欧美日韩精品在线| 亚洲色欲色欲www| 亚洲午夜成aⅴ人片| 日韩av电影天堂| 国产最新精品精品你懂的| 国产精品一区二区三区乱码| 99久久免费精品| 欧美日韩五月天| 精品国产1区2区3区| 欧美国产综合一区二区| 亚洲色图丝袜美腿| 日韩avvvv在线播放| 精品午夜久久福利影院| 99热精品一区二区| 欧美日韩高清一区二区| 久久久三级国产网站| 亚洲欧美在线高清| 婷婷久久综合九色综合绿巨人| 看国产成人h片视频| www.综合网.com| 欧美老肥妇做.爰bbww视频| 精品美女一区二区| 亚洲欧美色综合| 久久精品国产成人一区二区三区| caoporn国产精品| 777欧美精品| 国产精品青草综合久久久久99| 亚洲影院理伦片| 国产主播一区二区三区| 日本高清成人免费播放| 欧美成人免费网站| 亚洲精品乱码久久久久久 | 成人激情免费视频| 欧美日韩二区三区| 日本一区二区综合亚洲| 亚洲成人先锋电影| 久久久精品tv| 亚洲第一会所有码转帖| 国产精品夜夜爽| 制服丝袜亚洲色图| 1024成人网| 国产自产视频一区二区三区 | 国产精品蜜臀在线观看| 午夜精品久久久久久久久| 成人福利视频在线看| 欧美一级爆毛片| 亚洲一区二区三区激情| 国产69精品久久99不卡| 欧美高清视频www夜色资源网| 国产精品久久777777| 人人狠狠综合久久亚洲| 色94色欧美sute亚洲线路二 | 欧美一区二区三区公司| 亚洲免费在线视频一区 二区| 精品一区二区影视| 欧美蜜桃一区二区三区| 中文字幕一区免费在线观看| 久久精品免费看| 91精品欧美福利在线观看 | 国产精品亚洲成人| 欧美日韩亚洲综合一区二区三区| 久久精品亚洲一区二区三区浴池 | www.成人网.com| 国产拍揄自揄精品视频麻豆| 久久精品久久久精品美女| 欧美日韩精品欧美日韩精品一| 亚洲欧美另类久久久精品| 成人午夜伦理影院| 久久久电影一区二区三区| 久久国产乱子精品免费女| 欧美日韩国产一区| 亚洲午夜在线电影| 日本韩国一区二区| 一区二区三区在线观看视频| av在线这里只有精品| 国产精品乱人伦| 成人国产精品免费观看视频| 欧美激情一区二区在线| 国产黄色精品网站| 日本一区二区三区四区| 国产91精品在线观看| 国产日韩欧美在线一区| 国产ts人妖一区二区| 中文字幕精品三区| 成人黄色国产精品网站大全在线免费观看| 欧美变态凌虐bdsm| 久久66热re国产| 2020日本不卡一区二区视频| 黄一区二区三区| 国产欧美在线观看一区| 成人久久久精品乱码一区二区三区| 日本一区二区三区免费乱视频 | 成人免费视频国产在线观看| 国产精品美女www爽爽爽| 成人国产精品视频| 亚洲美女免费在线| 欧美综合天天夜夜久久| 丝袜美腿亚洲一区| 亚洲精品在线观看网站| 国产成人福利片| 国产精品大尺度| 色琪琪一区二区三区亚洲区| 亚洲h在线观看| 91精品国产麻豆国产自产在线| 久久99精品国产麻豆婷婷| 国产欧美日韩麻豆91| 色综合咪咪久久| 视频在线观看一区| 2017欧美狠狠色| 91亚洲资源网| 免费在线观看成人| 欧美—级在线免费片| 色婷婷精品大在线视频| 日韩二区三区四区| 久久久精品影视| 欧美午夜电影网| 黄色成人免费在线| 亚洲欧美国产三级| 日韩欧美www| www.av精品| 麻豆91精品视频| 中文字幕一区二区三区蜜月| 欧美探花视频资源| 国产精品一区二区久久不卡 | 欧美一级在线观看| 国产91对白在线观看九色| 午夜精品久久久久久久久久久 | 亚洲精品乱码久久久久| 日韩精品一区二区三区在线播放 | 老司机午夜精品99久久| 最新久久zyz资源站| 91精品国产一区二区三区香蕉| 国产a久久麻豆| 日韩专区欧美专区| 亚洲欧美在线视频| 欧美α欧美αv大片| 一本色道久久加勒比精品| 精品一区二区免费视频| 亚洲最大成人网4388xx| 国产清纯在线一区二区www| 欧美精品第1页| 成人app软件下载大全免费| 性欧美疯狂xxxxbbbb| 综合婷婷亚洲小说| 欧美岛国在线观看| 欧美日韩成人在线| 91麻豆产精品久久久久久| 国产在线不卡一区| 天使萌一区二区三区免费观看|