亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? usb-uhci.c

?? QEMU 0.91 source code, supports ARM processor including S3C24xx series
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* * USB UHCI controller emulation * * Copyright (c) 2005 Fabrice Bellard * * Permission is hereby granted, free of charge, to any person obtaining a copy * of this software and associated documentation files (the "Software"), to deal * in the Software without restriction, including without limitation the rights * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell * copies of the Software, and to permit persons to whom the Software is * furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN * THE SOFTWARE. */#include "hw.h"#include "usb.h"#include "pci.h"#include "qemu-timer.h"//#define DEBUG//#define DEBUG_PACKET//#define DEBUG_ISOCH#define UHCI_CMD_FGR      (1 << 4)#define UHCI_CMD_EGSM     (1 << 3)#define UHCI_CMD_GRESET   (1 << 2)#define UHCI_CMD_HCRESET  (1 << 1)#define UHCI_CMD_RS       (1 << 0)#define UHCI_STS_HCHALTED (1 << 5)#define UHCI_STS_HCPERR   (1 << 4)#define UHCI_STS_HSERR    (1 << 3)#define UHCI_STS_RD       (1 << 2)#define UHCI_STS_USBERR   (1 << 1)#define UHCI_STS_USBINT   (1 << 0)#define TD_CTRL_SPD     (1 << 29)#define TD_CTRL_ERROR_SHIFT  27#define TD_CTRL_IOS     (1 << 25)#define TD_CTRL_IOC     (1 << 24)#define TD_CTRL_ACTIVE  (1 << 23)#define TD_CTRL_STALL   (1 << 22)#define TD_CTRL_BABBLE  (1 << 20)#define TD_CTRL_NAK     (1 << 19)#define TD_CTRL_TIMEOUT (1 << 18)#define UHCI_PORT_RESET (1 << 9)#define UHCI_PORT_LSDA  (1 << 8)#define UHCI_PORT_ENC   (1 << 3)#define UHCI_PORT_EN    (1 << 2)#define UHCI_PORT_CSC   (1 << 1)#define UHCI_PORT_CCS   (1 << 0)#define FRAME_TIMER_FREQ 1000#define FRAME_MAX_LOOPS  100#define NB_PORTS 2typedef struct UHCIPort {    USBPort port;    uint16_t ctrl;} UHCIPort;typedef struct UHCIState {    PCIDevice dev;    uint16_t cmd; /* cmd register */    uint16_t status;    uint16_t intr; /* interrupt enable register */    uint16_t frnum; /* frame number */    uint32_t fl_base_addr; /* frame list base address */    uint8_t sof_timing;    uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */    QEMUTimer *frame_timer;    UHCIPort ports[NB_PORTS];    /* Interrupts that should be raised at the end of the current frame.  */    uint32_t pending_int_mask;    /* For simplicity of implementation we only allow a single pending USB       request.  This means all usb traffic on this controller is effectively       suspended until that transfer completes.  When the transfer completes       the next transfer from that queue will be processed.  However       other queues will not be processed until the next frame.  The solution       is to allow multiple pending requests.  */    uint32_t async_qh;    uint32_t async_frame_addr;    USBPacket usb_packet;    uint8_t usb_buf[2048];} UHCIState;typedef struct UHCI_TD {    uint32_t link;    uint32_t ctrl; /* see TD_CTRL_xxx */    uint32_t token;    uint32_t buffer;} UHCI_TD;typedef struct UHCI_QH {    uint32_t link;    uint32_t el_link;} UHCI_QH;static void uhci_attach(USBPort *port1, USBDevice *dev);static void uhci_update_irq(UHCIState *s){    int level;    if (((s->status2 & 1) && (s->intr & (1 << 2))) ||        ((s->status2 & 2) && (s->intr & (1 << 3))) ||        ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) ||        ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) ||        (s->status & UHCI_STS_HSERR) ||        (s->status & UHCI_STS_HCPERR)) {        level = 1;    } else {        level = 0;    }    qemu_set_irq(s->dev.irq[3], level);}static void uhci_reset(UHCIState *s){    uint8_t *pci_conf;    int i;    UHCIPort *port;    pci_conf = s->dev.config;    pci_conf[0x6a] = 0x01; /* usb clock */    pci_conf[0x6b] = 0x00;    s->cmd = 0;    s->status = 0;    s->status2 = 0;    s->intr = 0;    s->fl_base_addr = 0;    s->sof_timing = 64;    for(i = 0; i < NB_PORTS; i++) {        port = &s->ports[i];        port->ctrl = 0x0080;        if (port->port.dev)            uhci_attach(&port->port, port->port.dev);    }}#if 0static void uhci_save(QEMUFile *f, void *opaque){    UHCIState *s = opaque;    uint8_t num_ports = NB_PORTS;    int i;    pci_device_save(&s->dev, f);    qemu_put_8s(f, &num_ports);    for (i = 0; i < num_ports; ++i)        qemu_put_be16s(f, &s->ports[i].ctrl);    qemu_put_be16s(f, &s->cmd);    qemu_put_be16s(f, &s->status);    qemu_put_be16s(f, &s->intr);    qemu_put_be16s(f, &s->frnum);    qemu_put_be32s(f, &s->fl_base_addr);    qemu_put_8s(f, &s->sof_timing);    qemu_put_8s(f, &s->status2);    qemu_put_timer(f, s->frame_timer);}static int uhci_load(QEMUFile *f, void *opaque, int version_id){    UHCIState *s = opaque;    uint8_t num_ports;    int i, ret;    if (version_id > 1)        return -EINVAL;    ret = pci_device_load(&s->dev, f);    if (ret < 0)        return ret;    qemu_get_8s(f, &num_ports);    if (num_ports != NB_PORTS)        return -EINVAL;    for (i = 0; i < num_ports; ++i)        qemu_get_be16s(f, &s->ports[i].ctrl);    qemu_get_be16s(f, &s->cmd);    qemu_get_be16s(f, &s->status);    qemu_get_be16s(f, &s->intr);    qemu_get_be16s(f, &s->frnum);    qemu_get_be32s(f, &s->fl_base_addr);    qemu_get_8s(f, &s->sof_timing);    qemu_get_8s(f, &s->status2);    qemu_get_timer(f, s->frame_timer);    return 0;}#endifstatic void uhci_ioport_writeb(void *opaque, uint32_t addr, uint32_t val){    UHCIState *s = opaque;    addr &= 0x1f;    switch(addr) {    case 0x0c:        s->sof_timing = val;        break;    }}static uint32_t uhci_ioport_readb(void *opaque, uint32_t addr){    UHCIState *s = opaque;    uint32_t val;    addr &= 0x1f;    switch(addr) {    case 0x0c:        val = s->sof_timing;        break;    default:        val = 0xff;        break;    }    return val;}static void uhci_ioport_writew(void *opaque, uint32_t addr, uint32_t val){    UHCIState *s = opaque;    addr &= 0x1f;#ifdef DEBUG    printf("uhci writew port=0x%04x val=0x%04x\n", addr, val);#endif    switch(addr) {    case 0x00:        if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) {            /* start frame processing */            qemu_mod_timer(s->frame_timer, qemu_get_clock(vm_clock));            s->status &= ~UHCI_STS_HCHALTED;        } else if (!(val & UHCI_CMD_RS)) {            s->status |= UHCI_STS_HCHALTED;        }        if (val & UHCI_CMD_GRESET) {            UHCIPort *port;            USBDevice *dev;            int i;            /* send reset on the USB bus */            for(i = 0; i < NB_PORTS; i++) {                port = &s->ports[i];                dev = port->port.dev;                if (dev) {                    usb_send_msg(dev, USB_MSG_RESET);                }            }            uhci_reset(s);            return;        }        if (val & UHCI_CMD_HCRESET) {            uhci_reset(s);            return;        }        s->cmd = val;        break;    case 0x02:        s->status &= ~val;        /* XXX: the chip spec is not coherent, so we add a hidden           register to distinguish between IOC and SPD */        if (val & UHCI_STS_USBINT)            s->status2 = 0;        uhci_update_irq(s);        break;    case 0x04:        s->intr = val;        uhci_update_irq(s);        break;    case 0x06:        if (s->status & UHCI_STS_HCHALTED)            s->frnum = val & 0x7ff;        break;    case 0x10 ... 0x1f:        {            UHCIPort *port;            USBDevice *dev;            int n;            n = (addr >> 1) & 7;            if (n >= NB_PORTS)                return;            port = &s->ports[n];            dev = port->port.dev;            if (dev) {                /* port reset */                if ( (val & UHCI_PORT_RESET) &&                     !(port->ctrl & UHCI_PORT_RESET) ) {                    usb_send_msg(dev, USB_MSG_RESET);                }            }            port->ctrl = (port->ctrl & 0x01fb) | (val & ~0x01fb);            /* some bits are reset when a '1' is written to them */            port->ctrl &= ~(val & 0x000a);        }        break;    }}static uint32_t uhci_ioport_readw(void *opaque, uint32_t addr){    UHCIState *s = opaque;    uint32_t val;    addr &= 0x1f;    switch(addr) {    case 0x00:        val = s->cmd;        break;    case 0x02:        val = s->status;        break;    case 0x04:        val = s->intr;        break;    case 0x06:        val = s->frnum;        break;    case 0x10 ... 0x1f:        {            UHCIPort *port;            int n;            n = (addr >> 1) & 7;            if (n >= NB_PORTS)                goto read_default;            port = &s->ports[n];            val = port->ctrl;        }        break;    default:    read_default:        val = 0xff7f; /* disabled port */        break;    }#ifdef DEBUG    printf("uhci readw port=0x%04x val=0x%04x\n", addr, val);#endif    return val;}static void uhci_ioport_writel(void *opaque, uint32_t addr, uint32_t val){    UHCIState *s = opaque;    addr &= 0x1f;#ifdef DEBUG    printf("uhci writel port=0x%04x val=0x%08x\n", addr, val);#endif    switch(addr) {    case 0x08:        s->fl_base_addr = val & ~0xfff;        break;    }}static uint32_t uhci_ioport_readl(void *opaque, uint32_t addr){    UHCIState *s = opaque;    uint32_t val;    addr &= 0x1f;    switch(addr) {    case 0x08:        val = s->fl_base_addr;        break;    default:        val = 0xffffffff;        break;    }    return val;}/* signal resume if controller suspended */static void uhci_resume (void *opaque){    UHCIState *s = (UHCIState *)opaque;    if (!s)        return;    if (s->cmd & UHCI_CMD_EGSM) {        s->cmd |= UHCI_CMD_FGR;        s->status |= UHCI_STS_RD;        uhci_update_irq(s);    }}static void uhci_attach(USBPort *port1, USBDevice *dev){    UHCIState *s = port1->opaque;    UHCIPort *port = &s->ports[port1->index];    if (dev) {        if (port->port.dev) {            usb_attach(port1, NULL);        }        /* set connect status */        port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC;        /* update speed */        if (dev->speed == USB_SPEED_LOW)            port->ctrl |= UHCI_PORT_LSDA;        else            port->ctrl &= ~UHCI_PORT_LSDA;        uhci_resume(s);        port->port.dev = dev;        /* send the attach message */        usb_send_msg(dev, USB_MSG_ATTACH);    } else {        /* set connect status */        if (port->ctrl & UHCI_PORT_CCS) {            port->ctrl &= ~UHCI_PORT_CCS;            port->ctrl |= UHCI_PORT_CSC;        }        /* disable port */        if (port->ctrl & UHCI_PORT_EN) {            port->ctrl &= ~UHCI_PORT_EN;            port->ctrl |= UHCI_PORT_ENC;        }        uhci_resume(s);        dev = port->port.dev;        if (dev) {            /* send the detach message */            usb_send_msg(dev, USB_MSG_DETACH);        }        port->port.dev = NULL;    }}static int uhci_broadcast_packet(UHCIState *s, USBPacket *p){    UHCIPort *port;    USBDevice *dev;    int i, ret;#ifdef DEBUG_PACKET    {        const char *pidstr;        switch(p->pid) {        case USB_TOKEN_SETUP: pidstr = "SETUP"; break;        case USB_TOKEN_IN: pidstr = "IN"; break;        case USB_TOKEN_OUT: pidstr = "OUT"; break;        default: pidstr = "?"; break;        }        printf("frame %d: pid=%s addr=0x%02x ep=%d len=%d\n",               s->frnum, pidstr, p->devaddr, p->devep, p->len);        if (p->pid != USB_TOKEN_IN) {            printf("     data_out=");            for(i = 0; i < p->len; i++) {                printf(" %02x", p->data[i]);            }            printf("\n");        }    }#endif

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品伦理在线| 欧美一级一级性生活免费录像| 久久精品日韩一区二区三区| 精彩视频一区二区三区| 久久在线观看免费| 盗摄精品av一区二区三区| 欧美国产日韩在线观看| 91丨porny丨最新| 亚洲国产三级在线| 日韩精品一区二区三区蜜臀| 国产99一区视频免费| 亚洲日本电影在线| 欧美精品丝袜久久久中文字幕| 蜜桃av噜噜一区| 国产午夜亚洲精品理论片色戒| 91亚洲午夜精品久久久久久| 午夜欧美2019年伦理| xvideos.蜜桃一区二区| 成人国产在线观看| 视频一区在线播放| 久久免费午夜影院| 色欲综合视频天天天| 免费成人在线观看视频| 中文幕一区二区三区久久蜜桃| 色悠悠久久综合| 男女男精品视频| 综合久久久久久| 在线播放欧美女士性生活| 韩国欧美国产一区| 亚洲激情中文1区| 精品国产一区二区三区av性色| 99久久精品免费| 久久成人综合网| 亚洲精品美腿丝袜| 国产日韩欧美精品一区| 欧美人妇做爰xxxⅹ性高电影| 国产乱人伦精品一区二区在线观看| 亚洲视频在线一区| 亚洲精品一区在线观看| 在线亚洲精品福利网址导航| 久久精品72免费观看| 一区二区三区四区精品在线视频| 欧美刺激午夜性久久久久久久| 色综合天天天天做夜夜夜夜做| 久久精品国产精品亚洲精品| 亚洲一区在线观看免费观看电影高清| 精品国产免费人成在线观看| 欧美在线小视频| 不卡av在线免费观看| 蜜臀av性久久久久av蜜臀妖精| 亚洲日本成人在线观看| 欧美国产亚洲另类动漫| 久久久综合网站| 91麻豆精品91久久久久久清纯| 99在线精品一区二区三区| 国产一区二区三区在线观看免费 | 色88888久久久久久影院按摩| 免费日本视频一区| 亚洲综合一区二区三区| 国产精品天干天干在线综合| 亚洲精品一区二区三区影院| 欧美日韩高清影院| 欧美视频你懂的| 色偷偷久久一区二区三区| 床上的激情91.| 国产成人免费视频网站| 国产最新精品免费| 极品少妇xxxx精品少妇| 麻豆国产精品官网| 日本午夜一本久久久综合| 亚洲国产aⅴ天堂久久| 玉足女爽爽91| 一区二区三区在线免费播放 | 欧美亚洲国产bt| 99re在线视频这里只有精品| av亚洲精华国产精华精| 成人性生交大合| 成人污污视频在线观看| 成人av网站免费观看| 成人福利视频在线看| 成人精品免费看| 波多野结衣一区二区三区| 成人黄色免费短视频| 99热在这里有精品免费| 色综合久久中文字幕| 色婷婷精品大视频在线蜜桃视频 | 视频一区国产视频| 日韩国产欧美在线播放| 日韩av一级电影| 激情图片小说一区| 国产福利91精品一区二区三区| 波多野结衣的一区二区三区| 色一区在线观看| 欧美日韩国产精品成人| 欧美xfplay| 中文字幕一区二| 亚洲一区在线观看免费| 蜜臀av一区二区在线观看| 国产suv一区二区三区88区| 99久久精品国产网站| 欧美日韩久久久一区| 日韩视频免费观看高清完整版 | 欧美吻胸吃奶大尺度电影| 欧美久久久久久久久久| 欧美精品一区二区精品网| 亚洲国产电影在线观看| 一区二区三区在线免费| 麻豆91小视频| proumb性欧美在线观看| 欧美日本韩国一区二区三区视频 | 亚洲精品免费视频| 蜜臀av性久久久久蜜臀aⅴ流畅| 丁香啪啪综合成人亚洲小说| 欧美三级一区二区| 久久午夜电影网| 亚洲精品欧美二区三区中文字幕| 理论片日本一区| 91亚洲国产成人精品一区二区三 | 中文字幕欧美激情一区| 一片黄亚洲嫩模| 国产一本一道久久香蕉| 欧美专区日韩专区| 久久日韩粉嫩一区二区三区| 一区二区三区四区不卡视频| 国产一区二区成人久久免费影院 | 欧美视频在线观看一区| 久久久久久久久久久久久久久99 | 91麻豆免费视频| 精品1区2区在线观看| 亚洲二区在线观看| 成人激情文学综合网| 欧美成人一区二区三区片免费| 亚洲黄色小说网站| 成人深夜在线观看| 精品久久久久久最新网址| 艳妇臀荡乳欲伦亚洲一区| 国产成人在线电影| 日韩视频国产视频| 偷拍与自拍一区| 在线观看视频欧美| 日本一区二区动态图| 国内国产精品久久| 欧美一区二区三区在线看| 夜夜嗨av一区二区三区四季av| 丁香亚洲综合激情啪啪综合| 精品国产乱码久久久久久夜甘婷婷| 亚洲免费观看高清完整版在线观看熊| 国产精品影视天天线| 精品国产sm最大网站| 日韩高清电影一区| 精品视频色一区| 一区二区三国产精华液| 97se亚洲国产综合自在线观| 国产精品青草综合久久久久99| 久久er精品视频| 欧美一级视频精品观看| 亚洲成av人片一区二区| 欧美在线观看一区二区| 综合久久久久久久| 色综合久久天天综合网| 国产精品久久久久久久久久免费看 | 日韩一级片在线观看| 午夜欧美电影在线观看| 欧美另类久久久品| 日日夜夜精品免费视频| 欧美电影影音先锋| 图片区小说区国产精品视频| 51精品视频一区二区三区| 日日夜夜免费精品视频| 911国产精品| 日韩av一区二区在线影视| 日韩欧美一级在线播放| 另类成人小视频在线| 久久奇米777| 成人激情小说乱人伦| 亚洲欧美中日韩| 91久久精品网| 亚洲成在人线在线播放| 6080午夜不卡| 激情伊人五月天久久综合| 久久久久久久久久久黄色| 成人伦理片在线| 一区二区三区精品视频| 欧美日韩另类国产亚洲欧美一级| 日韩成人午夜精品| 欧美大片在线观看一区二区| 国产91精品久久久久久久网曝门| 国产精品美女一区二区在线观看| 色综合天天做天天爱| 肉色丝袜一区二区| 久久男人中文字幕资源站| 99精品久久免费看蜜臀剧情介绍| 一个色在线综合| 日韩欧美一卡二卡| av在线不卡网| 美腿丝袜亚洲色图| 中文av字幕一区| 91精品国产综合久久精品app| 国产精品资源在线观看| 亚洲欧美区自拍先锋|