亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cirrus_vga.c

?? QEMU 0.91 source code, supports ARM processor including S3C24xx series
?? C
?? 第 1 頁 / 共 5 頁
字號:
/* * QEMU Cirrus CLGD 54xx VGA Emulator. * * Copyright (c) 2004 Fabrice Bellard * Copyright (c) 2004 Makoto Suzuki (suzu) * * Permission is hereby granted, free of charge, to any person obtaining a copy * of this software and associated documentation files (the "Software"), to deal * in the Software without restriction, including without limitation the rights * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell * copies of the Software, and to permit persons to whom the Software is * furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN * THE SOFTWARE. *//* * Reference: Finn Thogersons' VGADOC4b *   available at http://home.worldonline.dk/~finth/ */#include "hw.h"#include "pc.h"#include "pci.h"#include "console.h"#include "vga_int.h"/* * TODO: *    - destination write mask support not complete (bits 5..7) *    - optimize linear mappings *    - optimize bitblt functions *///#define DEBUG_CIRRUS//#define DEBUG_BITBLT/*************************************** * *  definitions * ***************************************/#define qemu_MIN(a,b) ((a) < (b) ? (a) : (b))// ID#define CIRRUS_ID_CLGD5422  (0x23<<2)#define CIRRUS_ID_CLGD5426  (0x24<<2)#define CIRRUS_ID_CLGD5424  (0x25<<2)#define CIRRUS_ID_CLGD5428  (0x26<<2)#define CIRRUS_ID_CLGD5430  (0x28<<2)#define CIRRUS_ID_CLGD5434  (0x2A<<2)#define CIRRUS_ID_CLGD5436  (0x2B<<2)#define CIRRUS_ID_CLGD5446  (0x2E<<2)// sequencer 0x07#define CIRRUS_SR7_BPP_VGA            0x00#define CIRRUS_SR7_BPP_SVGA           0x01#define CIRRUS_SR7_BPP_MASK           0x0e#define CIRRUS_SR7_BPP_8              0x00#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02#define CIRRUS_SR7_BPP_24             0x04#define CIRRUS_SR7_BPP_16             0x06#define CIRRUS_SR7_BPP_32             0x08#define CIRRUS_SR7_ISAADDR_MASK       0xe0// sequencer 0x0f#define CIRRUS_MEMSIZE_512k        0x08#define CIRRUS_MEMSIZE_1M          0x10#define CIRRUS_MEMSIZE_2M          0x18#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80	// bank switching is enabled.// sequencer 0x12#define CIRRUS_CURSOR_SHOW         0x01#define CIRRUS_CURSOR_HIDDENPEL    0x02#define CIRRUS_CURSOR_LARGE        0x04	// 64x64 if set, 32x32 if clear// sequencer 0x17#define CIRRUS_BUSTYPE_VLBFAST   0x10#define CIRRUS_BUSTYPE_PCI       0x20#define CIRRUS_BUSTYPE_VLBSLOW   0x30#define CIRRUS_BUSTYPE_ISA       0x38#define CIRRUS_MMIO_ENABLE       0x04#define CIRRUS_MMIO_USE_PCIADDR  0x40	// 0xb8000 if cleared.#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80// control 0x0b#define CIRRUS_BANKING_DUAL             0x01#define CIRRUS_BANKING_GRANULARITY_16K  0x20	// set:16k, clear:4k// control 0x30#define CIRRUS_BLTMODE_BACKWARDS        0x01#define CIRRUS_BLTMODE_MEMSYSDEST       0x02#define CIRRUS_BLTMODE_MEMSYSSRC        0x04#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08#define CIRRUS_BLTMODE_PATTERNCOPY      0x40#define CIRRUS_BLTMODE_COLOREXPAND      0x80#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30// control 0x31#define CIRRUS_BLT_BUSY                 0x01#define CIRRUS_BLT_START                0x02#define CIRRUS_BLT_RESET                0x04#define CIRRUS_BLT_FIFOUSED             0x10#define CIRRUS_BLT_AUTOSTART            0x80// control 0x32#define CIRRUS_ROP_0                    0x00#define CIRRUS_ROP_SRC_AND_DST          0x05#define CIRRUS_ROP_NOP                  0x06#define CIRRUS_ROP_SRC_AND_NOTDST       0x09#define CIRRUS_ROP_NOTDST               0x0b#define CIRRUS_ROP_SRC                  0x0d#define CIRRUS_ROP_1                    0x0e#define CIRRUS_ROP_NOTSRC_AND_DST       0x50#define CIRRUS_ROP_SRC_XOR_DST          0x59#define CIRRUS_ROP_SRC_OR_DST           0x6d#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95#define CIRRUS_ROP_SRC_OR_NOTDST        0xad#define CIRRUS_ROP_NOTSRC               0xd0#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda#define CIRRUS_ROP_NOP_INDEX 2#define CIRRUS_ROP_SRC_INDEX 5// control 0x33#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01// memory-mapped IO#define CIRRUS_MMIO_BLTBGCOLOR        0x00	// dword#define CIRRUS_MMIO_BLTFGCOLOR        0x04	// dword#define CIRRUS_MMIO_BLTWIDTH          0x08	// word#define CIRRUS_MMIO_BLTHEIGHT         0x0a	// word#define CIRRUS_MMIO_BLTDESTPITCH      0x0c	// word#define CIRRUS_MMIO_BLTSRCPITCH       0x0e	// word#define CIRRUS_MMIO_BLTDESTADDR       0x10	// dword#define CIRRUS_MMIO_BLTSRCADDR        0x14	// dword#define CIRRUS_MMIO_BLTWRITEMASK      0x17	// byte#define CIRRUS_MMIO_BLTMODE           0x18	// byte#define CIRRUS_MMIO_BLTROP            0x1a	// byte#define CIRRUS_MMIO_BLTMODEEXT        0x1b	// byte#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c	// word?#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20	// word?#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24	// word#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26	// word#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28	// word#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a	// word#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c	// byte#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d	// byte#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e	// byte#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f	// byte#define CIRRUS_MMIO_BRESENHAM_K1      0x30	// word#define CIRRUS_MMIO_BRESENHAM_K3      0x32	// word#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34	// word#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36	// word#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38	// byte#define CIRRUS_MMIO_LINEDRAW_MODE     0x39	// byte#define CIRRUS_MMIO_BLTSTATUS         0x40	// byte// PCI 0x00: vendor, 0x02: device#define PCI_VENDOR_CIRRUS             0x1013#define PCI_DEVICE_CLGD5462           0x00d0#define PCI_DEVICE_CLGD5465           0x00d6// PCI 0x04: command(word), 0x06(word): status#define PCI_COMMAND_IOACCESS                0x0001#define PCI_COMMAND_MEMACCESS               0x0002#define PCI_COMMAND_BUSMASTER               0x0004#define PCI_COMMAND_SPECIALCYCLE            0x0008#define PCI_COMMAND_MEMWRITEINVALID         0x0010#define PCI_COMMAND_PALETTESNOOPING         0x0020#define PCI_COMMAND_PARITYDETECTION         0x0040#define PCI_COMMAND_ADDRESSDATASTEPPING     0x0080#define PCI_COMMAND_SERR                    0x0100#define PCI_COMMAND_BACKTOBACKTRANS         0x0200// PCI 0x08, 0xff000000 (0x09-0x0b:class,0x08:rev)#define PCI_CLASS_BASE_DISPLAY        0x03// PCI 0x08, 0x00ff0000#define PCI_CLASS_SUB_VGA             0x00// PCI 0x0c, 0x00ff0000 (0x0c:cacheline,0x0d:latency,0x0e:headertype,0x0f:Built-in self test)#define PCI_CLASS_HEADERTYPE_00h  0x00// 0x10-0x3f (headertype 00h)// PCI 0x10,0x14,0x18,0x1c,0x20,0x24: base address mapping registers//   0x10: MEMBASE, 0x14: IOBASE(hard-coded in XFree86 3.x)#define PCI_MAP_MEM                 0x0#define PCI_MAP_IO                  0x1#define PCI_MAP_MEM_ADDR_MASK       (~0xf)#define PCI_MAP_IO_ADDR_MASK        (~0x3)#define PCI_MAP_MEMFLAGS_32BIT      0x0#define PCI_MAP_MEMFLAGS_32BIT_1M   0x1#define PCI_MAP_MEMFLAGS_64BIT      0x4#define PCI_MAP_MEMFLAGS_CACHEABLE  0x8// PCI 0x28: cardbus CIS pointer// PCI 0x2c: subsystem vendor id, 0x2e: subsystem id// PCI 0x30: expansion ROM base address#define PCI_ROMBIOS_ENABLED         0x1// PCI 0x34: 0xffffff00=reserved, 0x000000ff=capabilities pointer// PCI 0x38: reserved// PCI 0x3c: 0x3c=int-line, 0x3d=int-pin, 0x3e=min-gnt, 0x3f=maax-lat#define CIRRUS_PNPMMIO_SIZE         0x1000/* I/O and memory hook */#define CIRRUS_HOOK_NOT_HANDLED 0#define CIRRUS_HOOK_HANDLED 1struct CirrusVGAState;typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,                                     uint8_t * dst, const uint8_t * src,				     int dstpitch, int srcpitch,				     int bltwidth, int bltheight);typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,                              uint8_t *dst, int dst_pitch, int width, int height);typedef struct CirrusVGAState {    VGA_STATE_COMMON    int cirrus_linear_io_addr;    int cirrus_linear_bitblt_io_addr;    int cirrus_mmio_io_addr;    uint32_t cirrus_addr_mask;    uint32_t linear_mmio_mask;    uint8_t cirrus_shadow_gr0;    uint8_t cirrus_shadow_gr1;    uint8_t cirrus_hidden_dac_lockindex;    uint8_t cirrus_hidden_dac_data;    uint32_t cirrus_bank_base[2];    uint32_t cirrus_bank_limit[2];    uint8_t cirrus_hidden_palette[48];    uint32_t hw_cursor_x;    uint32_t hw_cursor_y;    int cirrus_blt_pixelwidth;    int cirrus_blt_width;    int cirrus_blt_height;    int cirrus_blt_dstpitch;    int cirrus_blt_srcpitch;    uint32_t cirrus_blt_fgcol;    uint32_t cirrus_blt_bgcol;    uint32_t cirrus_blt_dstaddr;    uint32_t cirrus_blt_srcaddr;    uint8_t cirrus_blt_mode;    uint8_t cirrus_blt_modeext;    cirrus_bitblt_rop_t cirrus_rop;#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];    uint8_t *cirrus_srcptr;    uint8_t *cirrus_srcptr_end;    uint32_t cirrus_srccounter;    /* hwcursor display state */    int last_hw_cursor_size;    int last_hw_cursor_x;    int last_hw_cursor_y;    int last_hw_cursor_y_start;    int last_hw_cursor_y_end;    int real_vram_size; /* XXX: suppress that */    CPUWriteMemoryFunc **cirrus_linear_write;} CirrusVGAState;typedef struct PCICirrusVGAState {    PCIDevice dev;    CirrusVGAState cirrus_vga;} PCICirrusVGAState;static uint8_t rop_to_index[256];/*************************************** * *  prototypes. * ***************************************/static void cirrus_bitblt_reset(CirrusVGAState *s);static void cirrus_update_memory_access(CirrusVGAState *s);/*************************************** * *  raster operations * ***************************************/static void cirrus_bitblt_rop_nop(CirrusVGAState *s,                                  uint8_t *dst,const uint8_t *src,                                  int dstpitch,int srcpitch,                                  int bltwidth,int bltheight){}static void cirrus_bitblt_fill_nop(CirrusVGAState *s,                                   uint8_t *dst,                                   int dstpitch, int bltwidth,int bltheight){}#define ROP_NAME 0#define ROP_OP(d, s) d = 0#include "cirrus_vga_rop.h"#define ROP_NAME src_and_dst#define ROP_OP(d, s) d = (s) & (d)#include "cirrus_vga_rop.h"#define ROP_NAME src_and_notdst#define ROP_OP(d, s) d = (s) & (~(d))#include "cirrus_vga_rop.h"#define ROP_NAME notdst#define ROP_OP(d, s) d = ~(d)#include "cirrus_vga_rop.h"#define ROP_NAME src#define ROP_OP(d, s) d = s#include "cirrus_vga_rop.h"#define ROP_NAME 1#define ROP_OP(d, s) d = ~0#include "cirrus_vga_rop.h"#define ROP_NAME notsrc_and_dst#define ROP_OP(d, s) d = (~(s)) & (d)#include "cirrus_vga_rop.h"#define ROP_NAME src_xor_dst#define ROP_OP(d, s) d = (s) ^ (d)#include "cirrus_vga_rop.h"#define ROP_NAME src_or_dst#define ROP_OP(d, s) d = (s) | (d)#include "cirrus_vga_rop.h"#define ROP_NAME notsrc_or_notdst#define ROP_OP(d, s) d = (~(s)) | (~(d))#include "cirrus_vga_rop.h"#define ROP_NAME src_notxor_dst#define ROP_OP(d, s) d = ~((s) ^ (d))#include "cirrus_vga_rop.h"#define ROP_NAME src_or_notdst#define ROP_OP(d, s) d = (s) | (~(d))#include "cirrus_vga_rop.h"#define ROP_NAME notsrc#define ROP_OP(d, s) d = (~(s))#include "cirrus_vga_rop.h"#define ROP_NAME notsrc_or_dst#define ROP_OP(d, s) d = (~(s)) | (d)#include "cirrus_vga_rop.h"#define ROP_NAME notsrc_and_notdst#define ROP_OP(d, s) d = (~(s)) & (~(d))#include "cirrus_vga_rop.h"static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {    cirrus_bitblt_rop_fwd_0,    cirrus_bitblt_rop_fwd_src_and_dst,    cirrus_bitblt_rop_nop,    cirrus_bitblt_rop_fwd_src_and_notdst,    cirrus_bitblt_rop_fwd_notdst,    cirrus_bitblt_rop_fwd_src,    cirrus_bitblt_rop_fwd_1,    cirrus_bitblt_rop_fwd_notsrc_and_dst,    cirrus_bitblt_rop_fwd_src_xor_dst,    cirrus_bitblt_rop_fwd_src_or_dst,    cirrus_bitblt_rop_fwd_notsrc_or_notdst,    cirrus_bitblt_rop_fwd_src_notxor_dst,    cirrus_bitblt_rop_fwd_src_or_notdst,    cirrus_bitblt_rop_fwd_notsrc,    cirrus_bitblt_rop_fwd_notsrc_or_dst,    cirrus_bitblt_rop_fwd_notsrc_and_notdst,};static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {    cirrus_bitblt_rop_bkwd_0,    cirrus_bitblt_rop_bkwd_src_and_dst,    cirrus_bitblt_rop_nop,    cirrus_bitblt_rop_bkwd_src_and_notdst,    cirrus_bitblt_rop_bkwd_notdst,    cirrus_bitblt_rop_bkwd_src,    cirrus_bitblt_rop_bkwd_1,    cirrus_bitblt_rop_bkwd_notsrc_and_dst,    cirrus_bitblt_rop_bkwd_src_xor_dst,    cirrus_bitblt_rop_bkwd_src_or_dst,    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,    cirrus_bitblt_rop_bkwd_src_notxor_dst,    cirrus_bitblt_rop_bkwd_src_or_notdst,    cirrus_bitblt_rop_bkwd_notsrc,    cirrus_bitblt_rop_bkwd_notsrc_or_dst,    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,};#define TRANSP_ROP(name) {\    name ## _8,\    name ## _16,\        }#define TRANSP_NOP(func) {\    func,\    func,\        }static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),    TRANSP_NOP(cirrus_bitblt_rop_nop),    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
高清成人在线观看| 天天综合日日夜夜精品| 日韩一级欧美一级| 日韩午夜激情视频| 日韩一区二区影院| 日韩免费观看高清完整版在线观看| 欧美日韩亚洲综合一区| 欧美艳星brazzers| 69成人精品免费视频| 欧美精品丝袜久久久中文字幕| 欧美日韩高清在线| 日韩一区二区电影在线| 久久久精品免费免费| 国产亚洲精品aa午夜观看| 国产精品沙发午睡系列990531| 国产精品国产精品国产专区不蜜| 1000精品久久久久久久久| 亚洲乱码日产精品bd| 婷婷激情综合网| 理论片日本一区| 不卡av电影在线播放| 欧美伊人精品成人久久综合97 | 精品综合免费视频观看| 精品亚洲国产成人av制服丝袜| 丰满少妇在线播放bd日韩电影| 成人激情小说乱人伦| 在线视频一区二区三| 91精品国产综合久久国产大片| 欧美精品一区二区精品网| 国产精品久久久久影院老司| 亚洲国产毛片aaaaa无费看| 国内精品伊人久久久久av影院| 成人免费看片app下载| 欧美美女一区二区三区| 日本一区二区三区四区| 一区二区免费看| 国产一区免费电影| 欧美性猛片aaaaaaa做受| 精品福利二区三区| 亚洲午夜免费电影| 国产99一区视频免费| 91久久线看在观草草青青 | 国产亚洲自拍一区| 亚洲一区二区四区蜜桃| 国产乱子轮精品视频| 欧洲一区在线观看| 久久精品人人做人人综合| 偷拍日韩校园综合在线| 成人高清在线视频| 久久综合九色综合久久久精品综合 | 日韩福利视频网| av一区二区三区| 久久久亚洲高清| 美女在线视频一区| 欧美亚洲国产bt| 最好看的中文字幕久久| 精品在线播放午夜| 日韩一级大片在线观看| 一区二区三区蜜桃| 91在线观看美女| 国产精品久久久久久亚洲毛片| 国模冰冰炮一区二区| 5566中文字幕一区二区电影| 亚洲午夜一区二区三区| 91天堂素人约啪| ...av二区三区久久精品| 成人在线视频首页| 国产日韩一级二级三级| 国产剧情一区二区三区| 久久久久久久久久久久久久久99 | 亚洲欧美一区二区三区孕妇| 国产91精品露脸国语对白| 26uuu亚洲婷婷狠狠天堂| 精品一区二区三区视频| 日韩欧美中文字幕一区| 精品亚洲国内自在自线福利| 久久综合久色欧美综合狠狠| 国产一区二区免费看| 精品裸体舞一区二区三区| 老汉av免费一区二区三区| 日韩欧美国产一二三区| 精品中文字幕一区二区| 久久精品免视看| 91在线云播放| 亚洲国产精品综合小说图片区| 欧美情侣在线播放| 免费看欧美美女黄的网站| 日韩免费福利电影在线观看| 精品一二三四区| 国产精品福利影院| 欧美午夜精品久久久久久超碰 | 91视视频在线观看入口直接观看www| 亚洲欧洲国产专区| 欧美视频一区二区三区四区| 天涯成人国产亚洲精品一区av| 欧美久久婷婷综合色| 另类成人小视频在线| 国产精品私人影院| 在线观看免费成人| 激情伊人五月天久久综合| 国产欧美日本一区视频| 91无套直看片红桃| 免费在线观看不卡| 国产精品美女久久久久久久| 91国产视频在线观看| 日韩精品一区第一页| 亚洲乱码一区二区三区在线观看| 在线视频欧美精品| 国产一区二区三区精品欧美日韩一区二区三区| 国产午夜亚洲精品午夜鲁丝片| 成人激情免费视频| 日本午夜一区二区| 中文字幕一区二区三区在线观看| 欧美日韩精品一区二区在线播放| 国产一区视频在线看| 一区二区视频在线| 久久精品亚洲精品国产欧美| 欧洲精品一区二区| 国产不卡视频在线观看| 午夜成人免费视频| 亚洲日本在线天堂| 久久久影视传媒| 91麻豆精品国产自产在线| www.欧美日韩| 国产米奇在线777精品观看| 无码av免费一区二区三区试看| 中文字幕精品一区| 日韩欧美不卡在线观看视频| 欧美自拍偷拍一区| 成人污视频在线观看| 精品一区二区三区视频| 三级欧美韩日大片在线看| 中文字幕日韩精品一区| 国产欧美一区二区精品性| 欧美一区二区三区白人| 欧美性受xxxx| 91女厕偷拍女厕偷拍高清| 国产一区二区毛片| 日韩高清一级片| 日韩在线a电影| 午夜精品视频在线观看| 一区二区三区四区五区视频在线观看| 国产三级一区二区| 精品久久久久久久久久久久久久久久久| 欧洲中文字幕精品| 欧美在线视频你懂得| 一本一本久久a久久精品综合麻豆| 国产精品一区专区| 国产福利电影一区二区三区| 激情久久五月天| 国产在线一区二区| 经典一区二区三区| 国产精品18久久久久| 国产一区二区三区美女| 韩国一区二区视频| 国产一级精品在线| 成人av高清在线| 91免费在线看| 欧美三级欧美一级| 91精品麻豆日日躁夜夜躁| 欧美高清激情brazzers| 欧美大片一区二区| 久久精品亚洲国产奇米99 | 欧美在线免费播放| 欧美视频一区二区三区四区| 欧美电影在线免费观看| 日韩欧美亚洲一区二区| 精品成人免费观看| 国产午夜精品一区二区 | 欧美色区777第一页| 欧美一级免费观看| 国产拍揄自揄精品视频麻豆| 国产精品乱码妇女bbbb| 一区二区在线观看免费| 麻豆久久久久久| 成人性生交大片免费| 色美美综合视频| 欧美一级日韩一级| 中文av一区二区| 亚洲高清不卡在线观看| 国产伦理精品不卡| 欧美伊人久久久久久午夜久久久久| 欧美一区二区在线看| 欧美国产日韩亚洲一区| 午夜av区久久| 不卡一区二区三区四区| 欧美一区午夜视频在线观看| 亚洲国产精品精华液2区45| 亚洲免费伊人电影| 国产永久精品大片wwwapp| 色欧美88888久久久久久影院| 日韩一区二区中文字幕| 亚洲伦理在线免费看| 久久99国产精品尤物| 在线亚洲欧美专区二区| 精品久久人人做人人爽| 亚洲欧美区自拍先锋| 国产米奇在线777精品观看| 91久久国产综合久久| 国产女人18毛片水真多成人如厕|