亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? apic.c

?? QEMU 0.91 source code, supports ARM processor including S3C24xx series
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* *  APIC support * *  Copyright (c) 2004-2005 Fabrice Bellard * * This library is free software; you can redistribute it and/or * modify it under the terms of the GNU Lesser General Public * License as published by the Free Software Foundation; either * version 2 of the License, or (at your option) any later version. * * This library is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU * Lesser General Public License for more details. * * You should have received a copy of the GNU Lesser General Public * License along with this library; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA */#include "hw.h"#include "pc.h"#include "qemu-timer.h"//#define DEBUG_APIC//#define DEBUG_IOAPIC/* APIC Local Vector Table */#define APIC_LVT_TIMER   0#define APIC_LVT_THERMAL 1#define APIC_LVT_PERFORM 2#define APIC_LVT_LINT0   3#define APIC_LVT_LINT1   4#define APIC_LVT_ERROR   5#define APIC_LVT_NB      6/* APIC delivery modes */#define APIC_DM_FIXED	0#define APIC_DM_LOWPRI	1#define APIC_DM_SMI	2#define APIC_DM_NMI	4#define APIC_DM_INIT	5#define APIC_DM_SIPI	6#define APIC_DM_EXTINT	7/* APIC destination mode */#define APIC_DESTMODE_FLAT	0xf#define APIC_DESTMODE_CLUSTER	1#define APIC_TRIGGER_EDGE  0#define APIC_TRIGGER_LEVEL 1#define	APIC_LVT_TIMER_PERIODIC		(1<<17)#define	APIC_LVT_MASKED			(1<<16)#define	APIC_LVT_LEVEL_TRIGGER		(1<<15)#define	APIC_LVT_REMOTE_IRR		(1<<14)#define	APIC_INPUT_POLARITY		(1<<13)#define	APIC_SEND_PENDING		(1<<12)#define IOAPIC_NUM_PINS			0x18#define ESR_ILLEGAL_ADDRESS (1 << 7)#define APIC_SV_ENABLE (1 << 8)#define MAX_APICS 255#define MAX_APIC_WORDS 8typedef struct APICState {    CPUState *cpu_env;    uint32_t apicbase;    uint8_t id;    uint8_t arb_id;    uint8_t tpr;    uint32_t spurious_vec;    uint8_t log_dest;    uint8_t dest_mode;    uint32_t isr[8];  /* in service register */    uint32_t tmr[8];  /* trigger mode register */    uint32_t irr[8]; /* interrupt request register */    uint32_t lvt[APIC_LVT_NB];    uint32_t esr; /* error register */    uint32_t icr[2];    uint32_t divide_conf;    int count_shift;    uint32_t initial_count;    int64_t initial_count_load_time, next_time;    QEMUTimer *timer;} APICState;struct IOAPICState {    uint8_t id;    uint8_t ioregsel;    uint32_t irr;    uint64_t ioredtbl[IOAPIC_NUM_PINS];};static int apic_io_memory;static APICState *local_apics[MAX_APICS + 1];static int last_apic_id = 0;static void apic_init_ipi(APICState *s);static void apic_set_irq(APICState *s, int vector_num, int trigger_mode);static void apic_update_irq(APICState *s);/* Find first bit starting from msb. Return 0 if value = 0 */static int fls_bit(uint32_t value){    unsigned int ret = 0;#if defined(HOST_I386)    __asm__ __volatile__ ("bsr %1, %0\n" : "+r" (ret) : "rm" (value));    return ret;#else    if (value > 0xffff)        value >>= 16, ret = 16;    if (value > 0xff)        value >>= 8, ret += 8;    if (value > 0xf)        value >>= 4, ret += 4;    if (value > 0x3)        value >>= 2, ret += 2;    return ret + (value >> 1);#endif}/* Find first bit starting from lsb. Return 0 if value = 0 */static int ffs_bit(uint32_t value){    unsigned int ret = 0;#if defined(HOST_I386)    __asm__ __volatile__ ("bsf %1, %0\n" : "+r" (ret) : "rm" (value));    return ret;#else    if (!value)        return 0;    if (!(value & 0xffff))        value >>= 16, ret = 16;    if (!(value & 0xff))        value >>= 8, ret += 8;    if (!(value & 0xf))        value >>= 4, ret += 4;    if (!(value & 0x3))        value >>= 2, ret += 2;    if (!(value & 0x1))        ret++;    return ret;#endif}static inline void set_bit(uint32_t *tab, int index){    int i, mask;    i = index >> 5;    mask = 1 << (index & 0x1f);    tab[i] |= mask;}static inline void reset_bit(uint32_t *tab, int index){    int i, mask;    i = index >> 5;    mask = 1 << (index & 0x1f);    tab[i] &= ~mask;}#define foreach_apic(apic, deliver_bitmask, code) \{\    int __i, __j, __mask;\    for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\        __mask = deliver_bitmask[__i];\        if (__mask) {\            for(__j = 0; __j < 32; __j++) {\                if (__mask & (1 << __j)) {\                    apic = local_apics[__i * 32 + __j];\                    if (apic) {\                        code;\                    }\                }\            }\        }\    }\}static void apic_bus_deliver(const uint32_t *deliver_bitmask,                             uint8_t delivery_mode,                             uint8_t vector_num, uint8_t polarity,                             uint8_t trigger_mode){    APICState *apic_iter;    switch (delivery_mode) {        case APIC_DM_LOWPRI:            /* XXX: search for focus processor, arbitration */            {                int i, d;                d = -1;                for(i = 0; i < MAX_APIC_WORDS; i++) {                    if (deliver_bitmask[i]) {                        d = i * 32 + ffs_bit(deliver_bitmask[i]);                        break;                    }                }                if (d >= 0) {                    apic_iter = local_apics[d];                    if (apic_iter) {                        apic_set_irq(apic_iter, vector_num, trigger_mode);                    }                }            }            return;        case APIC_DM_FIXED:            break;        case APIC_DM_SMI:        case APIC_DM_NMI:            break;        case APIC_DM_INIT:            /* normal INIT IPI sent to processors */            foreach_apic(apic_iter, deliver_bitmask,                         apic_init_ipi(apic_iter) );            return;        case APIC_DM_EXTINT:            /* handled in I/O APIC code */            break;        default:            return;    }    foreach_apic(apic_iter, deliver_bitmask,                 apic_set_irq(apic_iter, vector_num, trigger_mode) );}void cpu_set_apic_base(CPUState *env, uint64_t val){    APICState *s = env->apic_state;#ifdef DEBUG_APIC    printf("cpu_set_apic_base: %016" PRIx64 "\n", val);#endif    s->apicbase = (val & 0xfffff000) |        (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));    /* if disabled, cannot be enabled again */    if (!(val & MSR_IA32_APICBASE_ENABLE)) {        s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;        env->cpuid_features &= ~CPUID_APIC;        s->spurious_vec &= ~APIC_SV_ENABLE;    }}uint64_t cpu_get_apic_base(CPUState *env){    APICState *s = env->apic_state;#ifdef DEBUG_APIC    printf("cpu_get_apic_base: %016" PRIx64 "\n", (uint64_t)s->apicbase);#endif    return s->apicbase;}void cpu_set_apic_tpr(CPUX86State *env, uint8_t val){    APICState *s = env->apic_state;    s->tpr = (val & 0x0f) << 4;    apic_update_irq(s);}uint8_t cpu_get_apic_tpr(CPUX86State *env){    APICState *s = env->apic_state;    return s->tpr >> 4;}/* return -1 if no bit is set */static int get_highest_priority_int(uint32_t *tab){    int i;    for(i = 7; i >= 0; i--) {        if (tab[i] != 0) {            return i * 32 + fls_bit(tab[i]);        }    }    return -1;}static int apic_get_ppr(APICState *s){    int tpr, isrv, ppr;    tpr = (s->tpr >> 4);    isrv = get_highest_priority_int(s->isr);    if (isrv < 0)        isrv = 0;    isrv >>= 4;    if (tpr >= isrv)        ppr = s->tpr;    else        ppr = isrv << 4;    return ppr;}static int apic_get_arb_pri(APICState *s){    /* XXX: arbitration */    return 0;}/* signal the CPU if an irq is pending */static void apic_update_irq(APICState *s){    int irrv, ppr;    if (!(s->spurious_vec & APIC_SV_ENABLE))        return;    irrv = get_highest_priority_int(s->irr);    if (irrv < 0)        return;    ppr = apic_get_ppr(s);    if (ppr && (irrv & 0xf0) <= (ppr & 0xf0))        return;    cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);}static void apic_set_irq(APICState *s, int vector_num, int trigger_mode){    set_bit(s->irr, vector_num);    if (trigger_mode)        set_bit(s->tmr, vector_num);    else        reset_bit(s->tmr, vector_num);    apic_update_irq(s);}static void apic_eoi(APICState *s){    int isrv;    isrv = get_highest_priority_int(s->isr);    if (isrv < 0)        return;    reset_bit(s->isr, isrv);    /* XXX: send the EOI packet to the APIC bus to allow the I/O APIC to            set the remote IRR bit for level triggered interrupts. */    apic_update_irq(s);}static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,                                      uint8_t dest, uint8_t dest_mode){    APICState *apic_iter;    int i;    if (dest_mode == 0) {        if (dest == 0xff) {            memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));        } else {            memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));            set_bit(deliver_bitmask, dest);        }    } else {        /* XXX: cluster mode */        memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));        for(i = 0; i < MAX_APICS; i++) {            apic_iter = local_apics[i];            if (apic_iter) {                if (apic_iter->dest_mode == 0xf) {                    if (dest & apic_iter->log_dest)                        set_bit(deliver_bitmask, i);                } else if (apic_iter->dest_mode == 0x0) {                    if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&                        (dest & apic_iter->log_dest & 0x0f)) {                        set_bit(deliver_bitmask, i);                    }                }            }        }    }}static void apic_init_ipi(APICState *s){    int i;    s->tpr = 0;    s->spurious_vec = 0xff;    s->log_dest = 0;    s->dest_mode = 0xf;    memset(s->isr, 0, sizeof(s->isr));    memset(s->tmr, 0, sizeof(s->tmr));    memset(s->irr, 0, sizeof(s->irr));    for(i = 0; i < APIC_LVT_NB; i++)        s->lvt[i] = 1 << 16; /* mask LVT */    s->esr = 0;    memset(s->icr, 0, sizeof(s->icr));    s->divide_conf = 0;    s->count_shift = 0;    s->initial_count = 0;    s->initial_count_load_time = 0;    s->next_time = 0;}/* send a SIPI message to the CPU to start it */static void apic_startup(APICState *s, int vector_num){    CPUState *env = s->cpu_env;    if (!(env->hflags & HF_HALTED_MASK))        return;    env->eip = 0;    cpu_x86_load_seg_cache(env, R_CS, vector_num << 8, vector_num << 12,                           0xffff, 0);    env->hflags &= ~HF_HALTED_MASK;}static void apic_deliver(APICState *s, uint8_t dest, uint8_t dest_mode,                         uint8_t delivery_mode, uint8_t vector_num,                         uint8_t polarity, uint8_t trigger_mode){    uint32_t deliver_bitmask[MAX_APIC_WORDS];    int dest_shorthand = (s->icr[0] >> 18) & 3;    APICState *apic_iter;    switch (dest_shorthand) {    case 0:        apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);        break;    case 1:        memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));        set_bit(deliver_bitmask, s->id);        break;    case 2:        memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));        break;    case 3:        memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));        reset_bit(deliver_bitmask, s->id);        break;    }    switch (delivery_mode) {        case APIC_DM_INIT:            {                int trig_mode = (s->icr[0] >> 15) & 1;                int level = (s->icr[0] >> 14) & 1;                if (level == 0 && trig_mode == 1) {                    foreach_apic(apic_iter, deliver_bitmask,                                 apic_iter->arb_id = apic_iter->id );                    return;                }            }            break;        case APIC_DM_SIPI:            foreach_apic(apic_iter, deliver_bitmask,                         apic_startup(apic_iter, vector_num) );            return;    }    apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity,                     trigger_mode);}int apic_get_interrupt(CPUState *env){    APICState *s = env->apic_state;    int intno;    /* if the APIC is installed or enabled, we let the 8259 handle the       IRQs */    if (!s)        return -1;    if (!(s->spurious_vec & APIC_SV_ENABLE))        return -1;    /* XXX: spurious IRQ handling */    intno = get_highest_priority_int(s->irr);    if (intno < 0)        return -1;    if (s->tpr && intno <= s->tpr)        return s->spurious_vec & 0xff;    reset_bit(s->irr, intno);    set_bit(s->isr, intno);    apic_update_irq(s);    return intno;}int apic_accept_pic_intr(CPUState *env){    APICState *s = env->apic_state;    uint32_t lvt0;    if (!s)        return -1;    lvt0 = s->lvt[APIC_LVT_LINT0];    if (s->id == 0 &&        ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||         ((lvt0 & APIC_LVT_MASKED) == 0 &&          ((lvt0 >> 8) & 0x7) == APIC_DM_EXTINT)))        return 1;    return 0;}static uint32_t apic_get_current_count(APICState *s){    int64_t d;    uint32_t val;    d = (qemu_get_clock(vm_clock) - s->initial_count_load_time) >>        s->count_shift;    if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {        /* periodic */        val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));    } else {        if (d >= s->initial_count)            val = 0;        else            val = s->initial_count - d;    }    return val;}static void apic_timer_update(APICState *s, int64_t current_time){    int64_t next_time, d;    if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) {        d = (current_time - s->initial_count_load_time) >>            s->count_shift;        if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {            d = ((d / ((uint64_t)s->initial_count + 1)) + 1) * ((uint64_t)s->initial_count + 1);        } else {            if (d >= s->initial_count)                goto no_timer;            d = (uint64_t)s->initial_count + 1;        }        next_time = s->initial_count_load_time + (d << s->count_shift);        qemu_mod_timer(s->timer, next_time);        s->next_time = next_time;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产激情精品久久久第一区二区| 美美哒免费高清在线观看视频一区二区 | 中文字幕不卡在线观看| 亚洲另类一区二区| 韩国精品一区二区| 3atv一区二区三区| 成人欧美一区二区三区1314| 精品在线视频一区| 欧美日韩日日夜夜| 成人欧美一区二区三区白人| 国产精品77777竹菊影视小说| 91精品国产一区二区三区香蕉| 国产精品久久毛片a| 激情伊人五月天久久综合| 欧美日韩国产免费| 亚洲美女偷拍久久| av成人动漫在线观看| 精品毛片乱码1区2区3区| 日韩激情一二三区| 欧美在线制服丝袜| 亚洲女厕所小便bbb| 成人国产一区二区三区精品| 精品免费一区二区三区| 美女免费视频一区二区| 337p亚洲精品色噜噜噜| 日韩av一级电影| 欧美挠脚心视频网站| 亚洲一区二区三区四区在线观看| 91麻豆免费在线观看| 国产精品久久二区二区| 丁香婷婷综合网| 国产三级欧美三级日产三级99| 久草精品在线观看| 精品久久久久久久一区二区蜜臀| 精品福利一区二区三区 | 精品一区二区免费看| 欧美日韩一区不卡| 亚洲高清免费视频| 欧美色涩在线第一页| 天天影视色香欲综合网老头| 欧美日韩高清一区| 日韩黄色小视频| 日韩西西人体444www| 另类调教123区| 日韩美女主播在线视频一区二区三区| 日韩精彩视频在线观看| 91精品啪在线观看国产60岁| 日韩成人一区二区三区在线观看| 欧美一区二区三区啪啪| 蜜臀av性久久久久av蜜臀妖精| 日韩亚洲欧美一区二区三区| 男人的j进女人的j一区| 精品少妇一区二区三区视频免付费 | 欧美三区在线观看| 偷窥国产亚洲免费视频| 精品国产一区二区三区久久影院| 激情深爱一区二区| 国产精品久久久久影院色老大| 99精品久久只有精品| 亚洲国产一区二区三区 | 老司机精品视频在线| 国产清纯美女被跳蛋高潮一区二区久久w | 日韩一级片在线观看| 国产高清亚洲一区| 亚洲男人天堂av网| 日韩丝袜情趣美女图片| 国产成人免费在线观看| 亚洲一区二区三区四区在线免费观看| 欧美日韩精品一区二区三区蜜桃| 久久66热re国产| 亚洲色图丝袜美腿| 91精品国产综合久久精品app| 国产精品主播直播| 亚洲综合免费观看高清在线观看| 91精品蜜臀在线一区尤物| 国产999精品久久久久久绿帽| 亚洲免费高清视频在线| 精品电影一区二区| 欧美中文一区二区三区| 高清国产一区二区| 热久久国产精品| 亚洲免费看黄网站| 国产视频一区在线播放| 欧美一级午夜免费电影| 日本高清不卡在线观看| 久久99国内精品| 亚洲影院免费观看| 国产精品麻豆欧美日韩ww| 91精品国产色综合久久| 色综合久久99| 高清久久久久久| 麻豆免费精品视频| 亚洲va在线va天堂| 一区二区三区在线观看欧美 | 欧美一区二区在线免费观看| 91性感美女视频| 粉嫩久久99精品久久久久久夜 | 99精品视频一区二区三区| 美女免费视频一区二区| 性欧美疯狂xxxxbbbb| 亚洲精品网站在线观看| 国产精品少妇自拍| 久久久一区二区三区| 欧美一区二区成人| 欧美精品乱码久久久久久按摩| 色婷婷综合久久久中文字幕| 成人午夜短视频| 国产69精品久久777的优势| 精品在线免费观看| 久久精品国产一区二区三| 日韩vs国产vs欧美| 蜜桃在线一区二区三区| 日韩成人精品在线| 日本亚洲欧美天堂免费| 视频一区国产视频| 天天色天天爱天天射综合| 天堂在线亚洲视频| 三级一区在线视频先锋| 日本在线不卡一区| 6080午夜不卡| www.成人在线| 欧美国产一区在线| 2023国产精品自拍| 国产婷婷色一区二区三区 | 亚洲第一久久影院| 婷婷综合五月天| 日日夜夜精品免费视频| 日韩av电影免费观看高清完整版 | 国产精品久久综合| 国产精品美女www爽爽爽| 亚洲欧洲av在线| 一区二区成人在线观看| 亚洲国产精品一区二区久久恐怖片 | 人禽交欧美网站| 精品一二线国产| 成人美女在线视频| 日本黄色一区二区| 欧美日韩黄视频| 日韩美女一区二区三区四区| 久久精品日韩一区二区三区| 国产精品网站一区| 亚洲成av人片在线观看无码| 美女视频一区在线观看| 国产成人久久精品77777最新版本| 国产99一区视频免费| 欧美日韩激情一区二区三区| 精品成人在线观看| 国产精品久久久久久亚洲伦| 亚洲高清三级视频| 国产成人自拍网| 欧美视频日韩视频| 久久这里只精品最新地址| 亚洲激情在线播放| 久久精品国产澳门| 色婷婷一区二区| 精品国精品自拍自在线| 一区二区三区**美女毛片| 国产一区日韩二区欧美三区| 色网站国产精品| 国产亚洲欧洲997久久综合| 一区二区三区在线免费| 国产很黄免费观看久久| 欧美日韩免费视频| 国产精品久久久久久久久免费丝袜| 亚洲丰满少妇videoshd| 成人短视频下载 | 欧美高清视频www夜色资源网| 久久久一区二区| 香蕉久久夜色精品国产使用方法| 国产精品一区二区在线观看不卡| 欧美性色综合网| 中文字幕av不卡| 蜜桃视频在线观看一区二区| 色8久久精品久久久久久蜜| 久久亚洲一区二区三区四区| 亚洲免费观看高清在线观看| 国产伦理精品不卡| 制服.丝袜.亚洲.另类.中文| 一区二区三区免费| www.视频一区| 国产午夜精品福利| 蜜臀av性久久久久蜜臀aⅴ流畅| 日本道色综合久久| 精品1区2区在线观看| 丝袜美腿一区二区三区| 色综合中文字幕国产| wwwwxxxxx欧美| 国产麻豆午夜三级精品| 欧美一区二区三区视频在线| 亚洲另类春色国产| 91视视频在线观看入口直接观看www| 久久久久免费观看| 蜜臀久久99精品久久久久宅男| 欧美日韩综合在线免费观看| 成人免费在线视频观看| 波多野结衣视频一区| 国产精品久久久久久久久久免费看 | 成人av在线一区二区三区| 国产aⅴ精品一区二区三区色成熟| 久久综合九色综合97_久久久|