亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? alpha_palcode.c

?? QEMU 0.91 source code, supports ARM processor including S3C24xx series
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* *  Alpha emulation - PALcode emulation for qemu. * *  Copyright (c) 2007 Jocelyn Mayer * * This library is free software; you can redistribute it and/or * modify it under the terms of the GNU Lesser General Public * License as published by the Free Software Foundation; either * version 2 of the License, or (at your option) any later version. * * This library is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU * Lesser General Public License for more details. * * You should have received a copy of the GNU Lesser General Public * License along with this library; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA */#include <stdint.h>#include <stdlib.h>#include <stdio.h>#include "qemu.h"#include "cpu.h"#include "exec-all.h"#if !defined (CONFIG_USER_ONLY)/* Shared handlers */static void pal_reset (CPUState *env);/* Console handlers */static void pal_console_call (CPUState *env, uint32_t palcode);/* OpenVMS handlers */static void pal_openvms_call (CPUState *env, uint32_t palcode);/* UNIX / Linux handlers */static void pal_unix_call (CPUState *env, uint32_t palcode);pal_handler_t pal_handlers[] = {    /* Console handler */    {        .reset = &pal_reset,        .call_pal = &pal_console_call,    },    /* OpenVMS handler */    {        .reset = &pal_reset,        .call_pal = &pal_openvms_call,    },    /* UNIX / Linux handler */    {        .reset = &pal_reset,        .call_pal = &pal_unix_call,    },};#if 0/* One must explicitely check that the TB is valid and the FOE bit is reset */static void update_itb (){    /* This writes into a temp register, not the actual one */    mtpr(TB_TAG);    mtpr(TB_CTL);    /* This commits the TB update */    mtpr(ITB_PTE);}static void update_dtb ();{    mtpr(TB_CTL);    /* This write into a temp register, not the actual one */    mtpr(TB_TAG);    /* This commits the TB update */    mtpr(DTB_PTE);}#endifstatic void pal_reset (CPUState *env){}static void do_swappal (CPUState *env, uint64_t palid){    pal_handler_t *pal_handler;    int status;    status = 0;    switch (palid) {    case 0 ... 2:        pal_handler = &pal_handlers[palid];        env->pal_handler = pal_handler;        env->ipr[IPR_PAL_BASE] = -1ULL;        (*pal_handler->reset)(env);        break;    case 3 ... 255:        /* Unknown identifier */        env->ir[0] = 1;        return;    default:        /* We were given the entry point address */        env->pal_handler = NULL;        env->ipr[IPR_PAL_BASE] = palid;        env->pc = env->ipr[IPR_PAL_BASE];        cpu_loop_exit();    }}static void pal_console_call (CPUState *env, uint32_t palcode){    uint64_t palid;    if (palcode < 0x00000080) {        /* Privileged palcodes */        if (!(env->ps >> 3)) {            /* TODO: generate privilege exception */        }    }    switch (palcode) {    case 0x00000000:        /* HALT */        /* REQUIRED */        break;    case 0x00000001:        /* CFLUSH */        break;    case 0x00000002:        /* DRAINA */        /* REQUIRED */        /* Implemented as no-op */        break;    case 0x00000009:        /* CSERVE */        /* REQUIRED */        break;    case 0x0000000A:        /* SWPPAL */        /* REQUIRED */        palid = env->ir[16];        do_swappal(env, palid);        break;    case 0x00000080:        /* BPT */        /* REQUIRED */        break;    case 0x00000081:        /* BUGCHK */        /* REQUIRED */        break;    case 0x00000086:        /* IMB */        /* REQUIRED */        /* Implemented as no-op */        break;    case 0x0000009E:        /* RDUNIQUE */        /* REQUIRED */        break;    case 0x0000009F:        /* WRUNIQUE */        /* REQUIRED */        break;    case 0x000000AA:        /* GENTRAP */        /* REQUIRED */        break;    default:        break;    }}static void pal_openvms_call (CPUState *env, uint32_t palcode){    uint64_t palid, val, oldval;    if (palcode < 0x00000080) {        /* Privileged palcodes */        if (!(env->ps >> 3)) {            /* TODO: generate privilege exception */        }    }    switch (palcode) {    case 0x00000000:        /* HALT */        /* REQUIRED */        break;    case 0x00000001:        /* CFLUSH */        break;    case 0x00000002:        /* DRAINA */        /* REQUIRED */        /* Implemented as no-op */        break;    case 0x00000003:        /* LDQP */        break;    case 0x00000004:        /* STQP */        break;    case 0x00000005:        /* SWPCTX */        break;    case 0x00000006:        /* MFPR_ASN */        if (cpu_alpha_mfpr(env, IPR_ASN, &val) == 0)            env->ir[0] = val;        break;    case 0x00000007:        /* MTPR_ASTEN */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_ASTEN, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000008:        /* MTPR_ASTSR */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_ASTSR, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000009:        /* CSERVE */        /* REQUIRED */        break;    case 0x0000000A:        /* SWPPAL */        /* REQUIRED */        palid = env->ir[16];        do_swappal(env, palid);        break;    case 0x0000000B:        /* MFPR_FEN */        if (cpu_alpha_mfpr(env, IPR_FEN, &val) == 0)            env->ir[0] = val;        break;    case 0x0000000C:        /* MTPR_FEN */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_FEN, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x0000000D:        /* MTPR_IPIR */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_IPIR, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x0000000E:        /* MFPR_IPL */        if (cpu_alpha_mfpr(env, IPR_IPL, &val) == 0)            env->ir[0] = val;        break;    case 0x0000000F:        /* MTPR_IPL */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_IPL, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000010:        /* MFPR_MCES */        if (cpu_alpha_mfpr(env, IPR_MCES, &val) == 0)            env->ir[0] = val;        break;    case 0x00000011:        /* MTPR_MCES */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_MCES, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000012:        /* MFPR_PCBB */        if (cpu_alpha_mfpr(env, IPR_PCBB, &val) == 0)            env->ir[0] = val;        break;    case 0x00000013:        /* MFPR_PRBR */        if (cpu_alpha_mfpr(env, IPR_PRBR, &val) == 0)            env->ir[0] = val;        break;    case 0x00000014:        /* MTPR_PRBR */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_PRBR, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000015:        /* MFPR_PTBR */        if (cpu_alpha_mfpr(env, IPR_PTBR, &val) == 0)            env->ir[0] = val;        break;    case 0x00000016:        /* MFPR_SCBB */        if (cpu_alpha_mfpr(env, IPR_SCBB, &val) == 0)            env->ir[0] = val;        break;    case 0x00000017:        /* MTPR_SCBB */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_SCBB, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000018:        /* MTPR_SIRR */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_SIRR, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000019:        /* MFPR_SISR */        if (cpu_alpha_mfpr(env, IPR_SISR, &val) == 0)            env->ir[0] = val;        break;    case 0x0000001A:        /* MFPR_TBCHK */        if (cpu_alpha_mfpr(env, IPR_TBCHK, &val) == 0)            env->ir[0] = val;        break;    case 0x0000001B:        /* MTPR_TBIA */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_TBIA, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x0000001C:        /* MTPR_TBIAP */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_TBIAP, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x0000001D:        /* MTPR_TBIS */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_TBIS, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x0000001E:        /* MFPR_ESP */        if (cpu_alpha_mfpr(env, IPR_ESP, &val) == 0)            env->ir[0] = val;        break;    case 0x0000001F:        /* MTPR_ESP */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_ESP, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000020:        /* MFPR_SSP */        if (cpu_alpha_mfpr(env, IPR_SSP, &val) == 0)            env->ir[0] = val;        break;    case 0x00000021:        /* MTPR_SSP */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_SSP, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000022:        /* MFPR_USP */        if (cpu_alpha_mfpr(env, IPR_USP, &val) == 0)            env->ir[0] = val;        break;    case 0x00000023:        /* MTPR_USP */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_USP, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000024:        /* MTPR_TBISD */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_TBISD, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000025:        /* MTPR_TBISI */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_TBISI, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x00000026:        /* MFPR_ASTEN */        if (cpu_alpha_mfpr(env, IPR_ASTEN, &val) == 0)            env->ir[0] = val;        break;    case 0x00000027:        /* MFPR_ASTSR */        if (cpu_alpha_mfpr(env, IPR_ASTSR, &val) == 0)            env->ir[0] = val;        break;    case 0x00000029:        /* MFPR_VPTB */        if (cpu_alpha_mfpr(env, IPR_VPTB, &val) == 0)            env->ir[0] = val;        break;    case 0x0000002A:        /* MTPR_VPTB */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_VPTB, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x0000002B:        /* MTPR_PERFMON */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_PERFMON, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x0000002E:        /* MTPR_DATFX */        val = env->ir[16];        if (cpu_alpha_mtpr(env, IPR_DATFX, val, &oldval) == 1)            env->ir[0] = val;        break;    case 0x0000003E:        /* WTINT */        break;    case 0x0000003F:        /* MFPR_WHAMI */        if (cpu_alpha_mfpr(env, IPR_WHAMI, &val) == 0)            env->ir[0] = val;        break;    case 0x00000080:        /* BPT */        /* REQUIRED */        break;    case 0x00000081:        /* BUGCHK */        /* REQUIRED */        break;    case 0x00000082:        /* CHME */        break;    case 0x00000083:        /* CHMK */        break;    case 0x00000084:        /* CHMS */        break;    case 0x00000085:        /* CHMU */        break;    case 0x00000086:        /* IMB */        /* REQUIRED */        /* Implemented as no-op */        break;    case 0x00000087:        /* INSQHIL */        break;    case 0x00000088:        /* INSQTIL */        break;    case 0x00000089:        /* INSQHIQ */        break;    case 0x0000008A:        /* INSQTIQ */        break;    case 0x0000008B:        /* INSQUEL */        break;    case 0x0000008C:        /* INSQUEQ */        break;    case 0x0000008D:        /* INSQUEL/D */        break;    case 0x0000008E:        /* INSQUEQ/D */        break;    case 0x0000008F:        /* PROBER */        break;    case 0x00000090:        /* PROBEW */        break;    case 0x00000091:        /* RD_PS */        break;    case 0x00000092:        /* REI */        break;    case 0x00000093:        /* REMQHIL */        break;    case 0x00000094:        /* REMQTIL */        break;    case 0x00000095:        /* REMQHIQ */        break;    case 0x00000096:        /* REMQTIQ */        break;    case 0x00000097:        /* REMQUEL */        break;    case 0x00000098:        /* REMQUEQ */        break;    case 0x00000099:        /* REMQUEL/D */        break;    case 0x0000009A:        /* REMQUEQ/D */        break;    case 0x0000009B:        /* SWASTEN */        break;    case 0x0000009C:        /* WR_PS_SW */        break;    case 0x0000009D:        /* RSCC */        break;    case 0x0000009E:        /* READ_UNQ */        /* REQUIRED */        break;    case 0x0000009F:        /* WRITE_UNQ */        /* REQUIRED */        break;    case 0x000000A0:        /* AMOVRR */        break;    case 0x000000A1:        /* AMOVRM */        break;    case 0x000000A2:        /* INSQHILR */        break;    case 0x000000A3:        /* INSQTILR */        break;    case 0x000000A4:        /* INSQHIQR */        break;    case 0x000000A5:        /* INSQTIQR */        break;    case 0x000000A6:        /* REMQHILR */        break;    case 0x000000A7:        /* REMQTILR */        break;    case 0x000000A8:        /* REMQHIQR */        break;    case 0x000000A9:        /* REMQTIQR */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲欧美怡红院| 欧美一区二视频| 欧美日韩视频在线观看一区二区三区| 欧美亚洲国产一区二区三区va| 欧美日韩一区二区在线观看| 欧美大白屁股肥臀xxxxxx| 国产亚洲一二三区| 亚洲蜜臀av乱码久久精品| 日韩激情av在线| 国产91精品久久久久久久网曝门| 日本韩国欧美国产| 精品国产91乱码一区二区三区 | 一区二区成人在线观看| 视频一区二区三区中文字幕| 国产精品一区在线| 欧洲av一区二区嗯嗯嗯啊| 日韩欧美卡一卡二| 中文字幕一区不卡| 日韩和欧美一区二区| 成人激情小说乱人伦| 欧美日韩国产一级片| 久久久久综合网| 亚洲成人福利片| 丁香婷婷深情五月亚洲| 制服丝袜在线91| 国产精品传媒入口麻豆| 美女网站色91| 欧美体内she精高潮| 久久久久久电影| 三级在线观看一区二区| 成人精品免费网站| 日韩欧美黄色影院| 亚洲一区免费观看| 国产夫妻精品视频| 日韩视频免费直播| 一区二区三区加勒比av| 成人精品国产免费网站| 日韩你懂的在线观看| 亚洲一级在线观看| 北岛玲一区二区三区四区| 精品裸体舞一区二区三区| 亚洲午夜精品在线| 99久久精品一区二区| 久久综合久久综合久久| 天天射综合影视| 色网站国产精品| 国产精品成人一区二区三区夜夜夜| 美女视频黄a大片欧美| 欧美午夜在线一二页| 《视频一区视频二区| 国产精品一二一区| 日韩一区二区三区观看| 亚洲国产综合视频在线观看| 972aa.com艺术欧美| 国产人妖乱国产精品人妖| 九九国产精品视频| 538prom精品视频线放| 亚洲福利一二三区| 色婷婷亚洲婷婷| 综合亚洲深深色噜噜狠狠网站| 国产曰批免费观看久久久| 日韩一区二区麻豆国产| 日韩精品电影在线| 欧美日韩国产在线观看| 亚洲成人av一区二区| 91国产免费观看| 亚洲伦理在线精品| 99re成人在线| 中文字幕在线视频一区| 成人综合婷婷国产精品久久免费| 久久久久久亚洲综合影院红桃| 另类中文字幕网| 精品精品国产高清一毛片一天堂| 日本欧美大码aⅴ在线播放| 欧美日韩国产天堂| 无码av免费一区二区三区试看| 欧美性xxxxxx少妇| 午夜国产精品一区| 欧美精品久久久久久久久老牛影院| 亚洲午夜久久久久久久久电影网| 日本韩国欧美在线| 一区二区三区四区在线免费观看| 色综合一个色综合| 亚洲柠檬福利资源导航| 欧美在线观看视频在线| 午夜视频一区二区| 69堂国产成人免费视频| 久久99精品久久久久| 久久欧美一区二区| 丰满白嫩尤物一区二区| 国产精品美日韩| 欧美亚洲图片小说| 美洲天堂一区二卡三卡四卡视频| 26uuu亚洲综合色欧美| 国产传媒一区在线| 亚洲嫩草精品久久| 欧美日韩一二三区| 麻豆成人91精品二区三区| 2023国产精品自拍| av一区二区不卡| 亚洲一区二区成人在线观看| 91精品国产综合久久香蕉的特点| 精品在线亚洲视频| 中文字幕欧美激情一区| 日本韩国欧美三级| 蜜桃av一区二区三区| 国产欧美日本一区二区三区| 99久久99久久精品免费观看| 亚洲一线二线三线视频| 日韩精品中文字幕在线一区| 成人免费高清在线| 亚洲国产中文字幕在线视频综合| 日韩一区二区视频在线观看| 成人中文字幕电影| 亚洲国产视频在线| 2023国产精华国产精品| 99国产精品久久久久久久久久久 | 欧美三级日韩在线| 美女网站色91| 亚洲欧美在线另类| 91麻豆精品国产| 成人福利视频在线| 天堂av在线一区| 中文字幕av一区二区三区免费看 | 国产成人鲁色资源国产91色综 | 色综合色综合色综合色综合色综合| 香蕉久久夜色精品国产使用方法| 精品盗摄一区二区三区| 91在线精品一区二区三区| 奇米777欧美一区二区| 国产精品剧情在线亚洲| 91麻豆精品国产自产在线观看一区| 国产91清纯白嫩初高中在线观看| 亚洲一区二区三区视频在线播放 | 国产成人无遮挡在线视频| 一区二区三区免费观看| 久久精品无码一区二区三区| 欧美色精品在线视频| 成人午夜私人影院| 蜜芽一区二区三区| 一区二区三区免费| 欧美国产精品一区二区三区| 911精品产国品一二三产区| 成人app软件下载大全免费| 蜜臀av国产精品久久久久| 亚洲人成7777| 亚洲国产精品av| 精品久久久久久久人人人人传媒 | 亚洲精品国产无天堂网2021| 久久久天堂av| 日韩一区二区在线看片| 欧美综合一区二区| a亚洲天堂av| 国产美女娇喘av呻吟久久| 日韩国产一二三区| 亚洲黄色小说网站| 国产精品久久久久三级| www国产成人免费观看视频 深夜成人网 | 欧美日韩国产影片| 91久久精品日日躁夜夜躁欧美| 国产夫妻精品视频| 国内精品写真在线观看| 偷拍一区二区三区| 亚洲一二三区不卡| 亚洲色图.com| 欧美国产日韩a欧美在线观看| 欧美大度的电影原声| 91精品国产免费| 69堂国产成人免费视频| 欧美日韩极品在线观看一区| 91九色02白丝porn| 日本高清不卡视频| 97成人超碰视| 91蜜桃免费观看视频| 成人美女在线观看| 高清免费成人av| 国产99久久久国产精品潘金| 狠狠色丁香九九婷婷综合五月| 免费在线观看视频一区| 爽爽淫人综合网网站| 日韩电影一区二区三区| 日韩黄色一级片| 免费精品99久久国产综合精品| 天天射综合影视| 男女性色大片免费观看一区二区| 午夜精品123| 日本va欧美va瓶| 久久99国产精品免费| 极品少妇一区二区三区精品视频| 美女一区二区三区在线观看| 久久精品国产精品亚洲红杏| 久久精品国产网站| 久久精品国产亚洲5555| 国产一区二区三区免费观看| 久久综合久久鬼色| 国产色产综合产在线视频| 国产精品系列在线| 亚洲日本乱码在线观看| 亚洲伦在线观看| 亚洲成a人片综合在线|