亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? mcbsp.c

?? Code for devellop for most DSP application. This code includes configurations for register into the
?? C
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
                             111 1111b: 128 words per phase                    */ 

    MCBSP_XCR_XWDLEN1_16BIT, /* Transmit element length in phase 1(XWDLEN1)
                             MCBSP_XCR_XWDLEN1_8BIT  -   8 bits                     
                             MCBSP_XCR_XWDLEN1_12BIT -  12 bits                     
                             MCBSP_XCR_XWDLEN1_16BIT -  16 bits                     
                             MCBSP_XCR_XWDLEN1_20BIT -  20 bits                      
                             MCBSP_XCR_XWDLEN1_24BIT -  24 bits                     
                             MCBSP_XCR_XWDLEN1_32BIT -  32 bits                */  

   MCBSP_XCR_XWDREVRS_DISABLE /* Transmit 32-bit bit reversal feature
                              MCBSP_XCR_XWDREVRS_DISABLE - 32-bit reversal
                                   disabled.
                              MCBSP_XCR_XWDREVRS_ENABLE  - 32-bit reversal 
                                   enabled. 32-bit data is transmitted LSB first.
                                   XWDLEN should be set for 32-bit operation.
                                   XCOMPAND should be set to 01b; else operation
                                   is undefined.                               */  
   
  ),
  
  /*serial port sample rate generator register(SRGR) */
  MCBSP_SRGR_RMK( 
  
    MCBSP_SRGR_GSYNC_FREE,/* Sample rate generator clock synchronization(GSYNC).
                             MCBSP_SRGR_GSYNC_FREE - The sample rate generator 
                                  clock CLKG) is free running.
                             MCBSP_SRGR_GSYNC_SYNC - (CLKG) is running but is 
                                   resynchronized, and the frame sync signal
                                   (FSG)is generated only after the receive
                                   frame synchronization signal(FSR)is detected.
                                   Also,the frame period (FPER) is a don抰 care 
                                   because the period is dictated by the external
                                   frame sync pulse.                            */
                             
    MCBSP_SRGR_CLKSP_RISING,/* CLKS polarity clock edge select(CLKSP)
                              MCBSP_SRGR_CLKSP_RISING  - The rising edge of CLKS 
                                   generates CLKG and FSG.
                              MCBSP_SRGR_CLKSP_FALLING - The falling edge of CLKS
                                   generates CLKG and FSG.                      */
    MCBSP_SRGR_CLKSM_INTERNAL,/* MCBSP sample rate generator clock mode(CLKSM)
                              MCBSP_SRGR_CLKSM_CLKS   - The sample rate generator
                                   clock is derived from CLKS. 
                              MCBSP_SRGR_CLKSM_INTERNAL - (Default value) The
                                   sample rate generator clock is derived from
                                   the internal clock source.                   */

    MCBSP_SRGR_FSGM_FSG,	/*Sample rate generator transmit frame synchronization
                               mode.(FSGM)
                              MCBSP_SRGR_FSGM_DXR2XSR  - The transmit frame sync
                                   signal (FSX) is generated on every DXR to XSR
                                   copy.                                                        
                              MCBSP_SRGR_FSGM_FSG      - The transmit frame sync
                                   signal is driven by the sample rate generator
                                   frame sync signal, FSG.                      */
   
    MCBSP_SRGR_FPER_OF(15),/* Frame period(FPER)
                              Valid values: 0 to 4095                           */    
    
    MCBSP_SRGR_FWID_OF(0),/* Frame width(FWID)
                              Valid values: 0 to 255                            */
                              
    MCBSP_SRGR_CLKGDV_OF(23)/* Sample rate generator clock divider(CLKGDV)
                              Valid values: 0 to 255, interne CPU/2 pour le 6713 */
  ),
  
  MCBSP_MCR_DEFAULT, /* Using default value of MCR register */
  MCBSP_RCER_DEFAULT,/* Using default value of RCER register */
  MCBSP_XCER_DEFAULT,/* Using default value of XCER register */
  
  /* serial port pin control register(PCR) */
  MCBSP_PCR_RMK(   
  
    MCBSP_PCR_XIOEN_SP, /* Transmitter in general-purpose I/O mode - only when 
                           XRST = 0 in SPCR - (XIOEN)
                           MCBSP_PCR_XIOEN_SP    -  CLKS pin is not a general 
                                purpose input. DX pin is not a general purpose
                                output.FSX and CLKX are not general-purpose I/Os.
                           MCBSP_PCR_XIOEN_GPIO  -  CLKS pin is a general-purpose
                                input. DX pin is a general-purpose output. 
                                FSX and CLKX are general-purpose I/Os. These
                                serial port pins do not perform serial port
                                operation.                                     */
    MCBSP_PCR_RIOEN_SP, /* Receiver in general-purpose I/O mode - only when 
                           RRST = 0 in SPCR -(RIOEN)
                           MCBSP_PCR_RIOEN_SP    - DR and CLKS pins are not 
                                general-purpose inputs. FSR and CLKR are not 
                                general-purpose I/Os and perform serial port 
                                operation.
                           MCBSP_PCR_RIOEN_GPIO  - DR and CLKS pins are 
                                general-purpose inputs. FSR and CLKR are 
                                general-purpose I/Os. These serial port pins do
                                not perform serial port operation.            */  
    MCBSP_PCR_FSXM_INTERNAL, /* Transmit frame synchronization mode(FSXM)
                             MCBSP_PCR_FSXM_EXTERNAL - Frame synchronization 
                                  signal is provided by an external source. FSX
                                  is an input pin. 
                             MCBSP_PCR_FSXM_INTERNAL - Frame synchronization 
                                  generation is determined by the sample rate 
                                  generator frame synchronization mode bit FSGM
                                  in the SRGR.                                */
    
    MCBSP_PCR_FSRM_EXTERNAL, /* Receive frame synchronization mode (FSRM)
                             MCBSP_PCR_FSRM_EXTERNAL  - Frame synchronization 
                                  signals are generated by an external device.
                                  FSR is an input pin.                              
                             MCBSP_PCR_FSRM_INTERNAL  - Frame synchronization 
                                  signals are generated internally by the sample
                                  rate generator. FSR is an output pin except 
                                  when GSYNC = 1 in SRGR.                     */     
    
    MCBSP_PCR_CLKXM_OUTPUT, /* Transmitter clock mode (CLKXM)
                             MCBSP_PCR_CLKXM_INPUT    -  Transmitter clock is 
                                  driven by an external clock with CLKX as an
                                  input pin.
                             MCBSP_PCR_CLKXM_OUTPUT   - CLKX is an output pin
                                   and is driven by the internal sample rate
                                   generator.
                             
                             During SPI mode :
                             MCBSP_PCR_CLKXM_INPUT    -  McBSP is a slave and 
                                  (CLKX) is driven by the SPI master in the 
                                   system. CLKR is internally driven by CLKX.
                             MCBSP_PCR_CLKXM_OUTPUT   - McBSP is a master and 
                                  generates the transmitter clock (CLKX) to
                                  drive its receiver clock (CLKR) and the shift
                                  clock of the SPI-compliant slaves in the 
                                  system.                                     */  
    MCBSP_PCR_CLKRM_INPUT, /* Receiver clock mode (CLKRM)
                              
                              Case 1: Digital loopback mode not set in SPCR
                              
                              MCBSP_PCR_CLKRM_INPUT - Receive clock (CLKR) is 
                                   an input driven by an external clock.
                                   
                              MCBSP_PCR_CLKRM_OUTPUT -  CLKR is an output pin 
                                   and is driven by the sample rate generator.
                              
                              Case 2: Digital loopback mode set  in SPCR
                              
                              MCBSP_PCR_CLKRM_INPUT - Receive clock  is driven
                                   by the transmit clock (CLKX), which is based
                                   on the CLKXM bit in PCR. CLKR is in high 
                                   impedance.
                              MCBSP_PCR_CLKRM_INPUT - CLKR is an output pin and
                                   is driven by the transmit clock. The transmit
                                   clock is derived from CLKXM bit in the PCR.*/
    
    
    MCBSP_PCR_CLKSSTAT_0, /*  CLKS pin status(CLKSSTAT)    si GPIO
                              MCBSP_PCR_CLKSSTAT_0  
                              MCBSP_PCR_CLKSSTAT_1                            */
    
    MCBSP_PCR_DXSTAT_0,   /*  DX pin status(DXSTAT)
                              MCBSP_PCR_DXSTAT_0
                              MCBSP_PCR_DXSTAT_1                              */
    
    MCBSP_PCR_FSXP_ACTIVEHIGH, /* Transmit frame synchronization polarity(FSXP)
                              MCBSP_PCR_FSXP_ACTIVEHIGH - Frame synchronization
                                       pulse FSX is active high
                              MCBSP_PCR_FSXP_ACTIVELOW  - Frame synchronization
                                   pulse FSX is active low                    */
    MCBSP_PCR_FSRP_ACTIVEHIGH, /* Receive frame synchronization polarity(FSRP)
                              MCBSP_PCR_FSRP_ACTIVEHIGH - Frame synchronization
                                   pulse FSR is active high
                              MCBSP_PCR_FSRP_ACTIVELOW  - Frame synchronization 
                                   pulse FSR is active low                    */
    MCBSP_PCR_CLKXP_RISING, /* Transmit clock polarity(CLKXP)
                              MCBSP_PCR_CLKXP_RISING - Transmit data driven on 
                                   rising edge of CLKX
                              MCBSP_PCR_CLKXP_FALLING - Transmit data driven on
                                    falling edge of CLKX                      */
    MCBSP_PCR_CLKRP_FALLING /* Receive clock polarity(CLKRP)
                              MCBSP_PCR_CLKRP_FALLING - Receive data sampled on
                                   falling edge of CLKR
                              MCBSP_PCR_CLKRP_RISING - Receive data sampled on
                                    rising edge of CLKR                       */
  ) 
}; //fin structure MCBSP_config

//******************************************************************************//
  
 
  /* Let's open up serial port 1 */
  hMcbsp = MCBSP_open(MCBSP_DEV1, MCBSP_OPEN_RESET);
  
  MCBSP_config(hMcbsp,&ConfigLoopback);//m阭e nom fonction et structure!!!
  MCBSP_FSETH(hMcbsp, SPCR, GRST, 1); //d閙arre horloge
}

void runMcbsp(void) {

	int y;
  /* Now that the port is setup, let's enable it in steps. */
  /*
  MCBSP_start(hMcbsp,MCBSP_RCV_START | MCBSP_XMIT_START |
   					 MCBSP_SRGR_START| MCBSP_SRGR_FRAMESYNC,
   			  MCBSP_SRGR_DEFAULT_DELAY);*/
   MCBSP_start(hMcbsp, MCBSP_XMIT_START |
   					 MCBSP_SRGR_START| MCBSP_SRGR_FRAMESYNC,
   			  MCBSP_SRGR_DEFAULT_DELAY);    
	y = 0;
  while (1) {  
  
    /* wait until the transmitter is ready for a sample then write to it */
    while (!MCBSP_xrdy(hMcbsp));                       
    MCBSP_write(hMcbsp,y++);
  
    /* now wait until the value is received then read it */
    //while (!MCBSP_rrdy(hMcbsp));           
    //x = MCBSP_read(hMcbsp);

    }

  /* All done now, close the port. */
  //MCBSP_close(hMcbsp); 

}

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
蜜臀精品一区二区三区在线观看| 亚洲国产成人91porn| 91捆绑美女网站| 日韩国产欧美在线观看| 中文字幕亚洲区| 欧美一级欧美一级在线播放| 91亚洲国产成人精品一区二三 | 亚洲精品国产高清久久伦理二区 | 国产精品短视频| 欧美成人在线直播| 欧美在线视频日韩| 成人在线视频一区二区| 激情综合色丁香一区二区| 亚洲国产精品久久不卡毛片| 国产精品久久久久久福利一牛影视| 日韩视频在线一区二区| 欧美亚洲丝袜传媒另类| 99久久久无码国产精品| 国产不卡在线一区| 久久国内精品自在自线400部| 亚洲福利视频一区| 亚洲综合免费观看高清在线观看| 欧美国产亚洲另类动漫| 国产日韩av一区二区| 欧美成人a视频| 日韩一区二区三| 欧美日韩国产一区| 欧美日韩一区二区三区四区 | 久久99久久99小草精品免视看| 亚洲午夜电影在线观看| 国产成人综合亚洲网站| 九色综合狠狠综合久久| 蜜桃免费网站一区二区三区| 免费人成黄页网站在线一区二区| 亚洲成人精品一区二区| 亚洲丶国产丶欧美一区二区三区| 亚洲精品视频在线看| 亚洲人成伊人成综合网小说| 椎名由奈av一区二区三区| 18欧美亚洲精品| 亚洲色图视频免费播放| 亚洲欧美日韩小说| 一区二区成人在线| 亚洲成在线观看| 五月综合激情网| 日本色综合中文字幕| 看片的网站亚洲| 成人一区二区三区视频在线观看| 成人av动漫网站| 在线视频综合导航| 欧美一区二区美女| 精品久久久久香蕉网| 久久天天做天天爱综合色| 国产三区在线成人av| 国产精品成人免费在线| 亚洲一区二区三区四区在线免费观看 | 欧美成人video| 国产日产精品1区| 亚洲美腿欧美偷拍| 五月天一区二区三区| 青娱乐精品视频| 国产福利一区二区三区在线视频| 成人美女在线视频| 在线观看日韩av先锋影音电影院| 欧美一区午夜精品| 久久精品亚洲麻豆av一区二区 | 亚洲精品老司机| 亚洲国产成人av网| 久久激情综合网| 成人精品一区二区三区中文字幕| 色综合视频在线观看| 91 com成人网| 国产欧美视频一区二区三区| 一片黄亚洲嫩模| 蜜桃视频一区二区| 91在线观看视频| 日韩欧美一级特黄在线播放| 国产精品美女久久久久高潮| 亚洲亚洲人成综合网络| 韩国一区二区在线观看| 色婷婷国产精品| 精品成人a区在线观看| 亚洲免费电影在线| 国产一区二区三区免费在线观看 | 91国产丝袜在线播放| 日本最新不卡在线| 国产成人综合亚洲网站| 欧美唯美清纯偷拍| 国产免费久久精品| 日韩高清欧美激情| 波多野结衣精品在线| 日韩一区国产二区欧美三区| 日本一区二区视频在线| 日韩激情在线观看| av欧美精品.com| 精品国产一区二区三区久久影院| 樱花影视一区二区| 国产不卡视频在线观看| 91精品国产麻豆国产自产在线| 中文字幕一区二区三区在线观看| 麻豆一区二区在线| 欧美午夜在线一二页| 国产精品久久久久久久岛一牛影视| 久久99久国产精品黄毛片色诱| 在线观看日韩一区| 综合中文字幕亚洲| 国产99久久久精品| 精品国一区二区三区| 男人的天堂久久精品| 欧美日韩一级二级三级| 亚洲乱码中文字幕| 成人黄色电影在线| 久久久电影一区二区三区| 久久国产夜色精品鲁鲁99| 69av一区二区三区| 亚洲一区二区在线免费看| zzijzzij亚洲日本少妇熟睡| 久久无码av三级| 免费成人结看片| 欧美理论片在线| 亚洲一区二区四区蜜桃| 一本到一区二区三区| 国产精品卡一卡二卡三| 国产69精品一区二区亚洲孕妇| 精品国产乱码久久久久久图片| 视频一区二区国产| 欧美日本一区二区三区四区| 亚洲综合激情另类小说区| 一本色道久久综合亚洲aⅴ蜜桃 | 国产精品18久久久久久久久| 日韩午夜小视频| 美女国产一区二区三区| 91精品免费在线| 日韩精品一二三四| 777午夜精品免费视频| 日本美女一区二区三区| 欧美电影一区二区| 日本欧美一区二区三区| 日韩久久精品一区| 国内精品伊人久久久久影院对白| 欧美va亚洲va| 国产馆精品极品| 国产精品私人自拍| 99re热这里只有精品视频| 亚洲日本成人在线观看| 色欧美88888久久久久久影院| 亚洲精品一卡二卡| 精品视频在线免费观看| 天天射综合影视| 欧美大片在线观看一区| 国产伦精一区二区三区| 国产精品素人一区二区| 91国模大尺度私拍在线视频 | 国产精品视频看| 成人亚洲一区二区一| 国产精品乱子久久久久| 一本一道久久a久久精品| 亚洲成人资源在线| 精品少妇一区二区三区| 成人网在线免费视频| 自拍偷拍欧美精品| 欧美日韩国产乱码电影| 紧缚奴在线一区二区三区| 中文字幕精品一区 | 久久久久久一二三区| 成人网在线播放| 亚洲国产精品久久人人爱| 日韩欧美一级片| 91在线视频免费91| 视频一区国产视频| 国产无人区一区二区三区| 一本久道中文字幕精品亚洲嫩| 日韩va亚洲va欧美va久久| 欧美国产日产图区| 欧美日韩亚洲综合一区二区三区| 狠狠色狠狠色综合日日91app| 亚洲色图欧美激情| 欧美一区永久视频免费观看| 成人精品亚洲人成在线| 日本伊人精品一区二区三区观看方式| 久久精品男人天堂av| 欧美亚洲综合一区| 国产成人免费9x9x人网站视频| 亚洲一区在线看| 欧美激情在线一区二区| 欧美理论在线播放| 成人福利视频网站| 免费在线观看日韩欧美| 亚洲精品欧美在线| 2021国产精品久久精品| 欧美午夜精品一区二区蜜桃| 国产ts人妖一区二区| 污片在线观看一区二区| 国产精品美女www爽爽爽| 91精品国产高清一区二区三区| 成人理论电影网| 国产在线精品一区二区夜色| 亚洲国产精品久久不卡毛片| 国产精品久久久久一区二区三区| 欧美一区二区在线免费观看|