亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mip405.c

?? ppcboot2.0 華恒光盤里帶的BOOTLOADER
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* * (C) Copyright 2001 * Denis Peter, MPL AG Switzerland, d.peter@mpl.ch * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * * TODO: clean-up *//* * How do I program the SDRAM Timing Register (SDRAM0_TR) for a specific SDRAM or DIMM? * * As an example, consider a case where PC133 memory with CAS Latency equal to 2 is being * used with a 200MHz 405GP. For a typical 128Mb, PC133 SDRAM, the relevant minimum * parameters from the datasheet are: * Tclk = 7.5ns (CL = 2) * Trp = 15ns * Trc = 60ns * Trcd = 15ns * Trfc = 66ns * * If we are operating the 405GP with the MemClk output frequency set to 100 MHZ, the clock * period is 10ns and the parameters needed for the Timing Register are: * CASL = CL = 2 clock cycles * PTA = Trp = 15ns / 10ns = 2 clock cycles * CTP = Trc - Trcd - Trp = (60ns - 15ns - 15ns) / 10ns= 3 clock cycles * LDF = 2 clock cycles (but can be extended to meet board-level timing) * RFTA = Trfc = 66ns / 10ns= 7 clock cycles * RCD = Trcd = 15ns / 10ns= 2 clock cycles * * The actual bit settings in the register would be: * * CASL = 0b01 * PTA = 0b01 * CTP = 0b10 * LDF = 0b01 * RFTA = 0b011 * RCD = 0b01 * * If Trfc is not specified in the datasheet for PC100 or PC133 memory, set RFTA = Trc * instead. Figure 24 in the PC SDRAM Specification Rev. 1.7 shows refresh to active delay * defined as Trc rather than Trfc. * When using DIMM modules, most but not all of the required timing parameters can be read * from the Serial Presence Detect (SPD) EEPROM on the module. Specifically, Trc and Trfc * are not available from the EEPROM */#include <common.h>#include "mip405.h"#include <asm/processor.h>#include <405gp_i2c.h>#include <miiphy.h>#include "../common/common_util.h"#include <i2c.h>extern block_dev_desc_t * scsi_get_dev(int dev);extern block_dev_desc_t * ide_get_dev(int dev);#undef SDRAM_DEBUG#define FALSE           0#define TRUE            1/* stdlib.h causes some compatibility problems; should fixe these! -- wd */#ifndef __ldiv_t_definedtypedef struct {	long int quot;		/* Quotient	*/	long int rem;		/* Remainder	*/} ldiv_t;extern ldiv_t ldiv (long int __numer, long int __denom);# define __ldiv_t_defined	1#endif#define PLD_PART_REG 		PER_PLD_ADDR + 0#define PLD_VERS_REG 		PER_PLD_ADDR + 1#define PLD_BOARD_CFG_REG 	PER_PLD_ADDR + 2#define PLD_IRQ_REG 		PER_PLD_ADDR + 3#define PLD_COM_MODE_REG 	PER_PLD_ADDR + 4#define PLD_EXT_CONF_REG 	PER_PLD_ADDR + 5#define MEGA_BYTE (1024*1024)typedef struct {	unsigned char boardtype; /* Board revision and Population Options */	unsigned char cal;		/* cas Latency (will be programmend as cal-1) */	unsigned char trp;		/* datain27 in clocks */	unsigned char trcd;		/* datain29 in clocks */	unsigned char tras;		/* datain30 in clocks */	unsigned char tctp;		/* tras - trcd in clocks */	unsigned char am;		/* Address Mod (will be programmed as am-1) */	unsigned char sz;		/* log binary => Size = (4MByte<<sz) 5 = 128, 4 = 64, 3 = 32, 2 = 16, 1=8 */	unsigned char ecc;		/* if true, ecc is enabled */} sdram_t;const sdram_t sdram_table[] = {	{ 0x0f,	/* Rev A, 128MByte -1 Board */		3,	/* Case Latenty = 3 */		3,	/* trp 20ns / 7.5 ns datain[27] */  		3, 	/* trcd 20ns /7.5 ns (datain[29]) */  		6,  /* tras 44ns /7.5 ns  (datain[30]) */		4,	/* tcpt 44 - 20ns = 24ns */  		3,	/* Address Mode = 3 */		5,	/* size value */		1},	/* ECC enabled */	{ 0x07,	/* Rev A, 64MByte -2 Board */		3,	/* Case Latenty = 3 */		3,	/* trp 20ns / 7.5 ns datain[27] */  		3, 	/* trcd 20ns /7.5 ns (datain[29]) */  		6,  /* tras 44ns /7.5 ns  (datain[30]) */		4,	/* tcpt 44 - 20ns = 24ns */  		2,	/* Address Mode = 2 */		4,	/* size value */		1},	/* ECC enabled */	{ 0xff, /* terminator */	  0xff,	  0xff,	  0xff,	  0xff,	  0xff,	  0xff,	  0xff }};void SDRAM_err (const char *s){#ifndef SDRAM_DEBUG	DECLARE_GLOBAL_DATA_PTR;	(void) get_clocks ();	gd->baudrate = 9600;	serial_init ();#endif	serial_puts ("\n");	serial_puts (s);	serial_puts ("\n enable SDRAM_DEBUG for more info\n");	for (;;);}unsigned char get_board_revcfg (void){	out8 (PER_BOARD_ADDR, 0);	return (in8 (PER_BOARD_ADDR));}#ifdef SDRAM_DEBUGvoid write_hex (unsigned char i){	char cc;	cc = i >> 4;	cc &= 0xf;	if (cc > 9)		serial_putc (cc + 55);	else		serial_putc (cc + 48);	cc = i & 0xf;	if (cc > 9)		serial_putc (cc + 55);	else		serial_putc (cc + 48);}void write_4hex (unsigned long val){	write_hex ((unsigned char) (val >> 24));	write_hex ((unsigned char) (val >> 16));	write_hex ((unsigned char) (val >> 8));	write_hex ((unsigned char) val);}#endifint init_sdram (void){	DECLARE_GLOBAL_DATA_PTR;	unsigned long	tmp, baseaddr;	unsigned short	i;	unsigned char	trp_clocks,			trcd_clocks,			tras_clocks,			trc_clocks,			tctp_clocks;	unsigned char	cal_val;	unsigned char	bc;	unsigned long	pbcr, sdram_tim, sdram_bank;	unsigned long	*p;	i2c_init (CFG_I2C_SPEED, CFG_I2C_SLAVE);	(void) get_clocks ();	gd->baudrate = 9600;	serial_init ();	serial_puts ("\nInitializing SDRAM, Please stand by");	mtdcr (ebccfga, pb0cr);		/* get cs0 config reg */	pbcr = mfdcr (ebccfgd);	if ((pbcr & 0x00002000) == 0) {		/* MPS Boot, set up the flash */		mtdcr (ebccfga, pb1ap);		mtdcr (ebccfgd, FLASH_AP);		mtdcr (ebccfga, pb1cr);		mtdcr (ebccfgd, FLASH_CR);	} else {		/* Flash boot, set up the MPS */		mtdcr (ebccfga, pb1ap);		mtdcr (ebccfgd, MPS_AP);		mtdcr (ebccfga, pb1cr);		mtdcr (ebccfgd, MPS_CR);	}	/* set up UART0 (CS2) and UART1 (CS3) */	mtdcr (ebccfga, pb2ap);	mtdcr (ebccfgd, UART0_AP);	mtdcr (ebccfga, pb2cr);	mtdcr (ebccfgd, UART0_CR);	mtdcr (ebccfga, pb3ap);	mtdcr (ebccfgd, UART1_AP);	mtdcr (ebccfga, pb3cr);	mtdcr (ebccfgd, UART1_CR);	/* set up the pld */	mtdcr (ebccfga, pb7ap);	mtdcr (ebccfgd, PLD_AP);	mtdcr (ebccfga, pb7cr);	mtdcr (ebccfgd, PLD_CR);	/* set up the board rev reg */	mtdcr (ebccfga, pb5ap);	mtdcr (ebccfgd, BOARD_AP);	mtdcr (ebccfga, pb5cr);	mtdcr (ebccfgd, BOARD_CR);#ifdef SDRAM_DEBUG	out8 (PER_BOARD_ADDR, 0);	bc = in8 (PER_BOARD_ADDR);	serial_puts ("\nBoard Rev: ");	write_hex (bc);	serial_puts (" (PLD=");	bc = in8 (PLD_BOARD_CFG_REG);	write_hex (bc);	serial_puts (")\n");#endif	bc = get_board_revcfg ();#ifdef SDRAM_DEBUG	serial_puts ("\nstart SDRAM Setup\n");	serial_puts ("\nBoard Rev: ");	write_hex (bc);	serial_puts ("\n");#endif	i = 0;	baseaddr = CFG_SDRAM_BASE;	while (sdram_table[i].sz != 0xff) {		if (sdram_table[i].boardtype == bc)			break;		i++;	}	if (sdram_table[i].boardtype != bc)		SDRAM_err ("No SDRAM table found for this board!!!\n");#ifdef SDRAM_DEBUG	serial_puts (" found table ");	write_hex (i);	serial_puts (" \n");#endif	cal_val = sdram_table[i].cal - 1;	/* Cas Latency */	trp_clocks = sdram_table[i].trp;	/* 20ns / 7.5 ns datain[27] */	trcd_clocks = sdram_table[i].trcd;	/* 20ns /7.5 ns (datain[29]) */	tras_clocks = sdram_table[i].tras;	/* 44ns /7.5 ns  (datain[30]) */	/* ctp = ((trp + tras) - trp - trcd) => tras - trcd */	tctp_clocks = sdram_table[i].tctp;	/* 44 - 20ns = 24ns */	/* trc_clocks is sum of trp_clocks + tras_clocks */	trc_clocks = trp_clocks + tras_clocks;	/* get SDRAM timing register */	mtdcr (memcfga, mem_sdtr1);	sdram_tim = mfdcr (memcfgd) & ~0x018FC01F;	/* insert CASL value */	sdram_tim |= ((unsigned long) (cal_val)) << 23;	/* insert PTA value */	sdram_tim |= ((unsigned long) (trp_clocks - 1)) << 18;	/* insert CTP value */	sdram_tim |=			((unsigned long) (trc_clocks - trp_clocks -							  trcd_clocks)) << 16;	/* insert LDF (always 01) */	sdram_tim |= ((unsigned long) 0x01) << 14;	/* insert RFTA value */	sdram_tim |= ((unsigned long) (trc_clocks - 4)) << 2;	/* insert RCD value */	sdram_tim |= ((unsigned long) (trcd_clocks - 1)) << 0;	tmp = ((unsigned long) (sdram_table[i].am - 1) << 13);	/* AM = 3 */	/* insert SZ value; */	tmp |= ((unsigned long) sdram_table[i].sz << 17);	/* get SDRAM bank 0 register */	mtdcr (memcfga, mem_mb0cf);	sdram_bank = mfdcr (memcfgd) & ~0xFFCEE001;	sdram_bank |= (baseaddr | tmp | 0x01);#ifdef SDRAM_DEBUG	serial_puts ("sdtr: ");	write_4hex (sdram_tim);	serial_puts ("\n");#endif	/* write SDRAM timing register */	mtdcr (memcfga, mem_sdtr1);	mtdcr (memcfgd, sdram_tim);#ifdef SDRAM_DEBUG	serial_puts ("mb0cf: ");	write_4hex (sdram_bank);	serial_puts ("\n");#endif	/* write SDRAM bank 0 register */	mtdcr (memcfga, mem_mb0cf);	mtdcr (memcfgd, sdram_bank);	if (get_bus_freq (tmp) > 110000000) {	/* > 110MHz */		/* get SDRAM refresh interval register */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色成人在线视频| 一区二区三区免费观看| 亚洲色图丝袜美腿| 日本sm残虐另类| 欧美综合久久久| 国产精品伦理在线| 精品午夜一区二区三区在线观看| 97精品电影院| 国产精品丝袜黑色高跟| 精品一二三四区| 欧美人动与zoxxxx乱| 亚洲激情综合网| 成人免费视频caoporn| 久久综合九色综合97婷婷女人| 首页国产丝袜综合| 欧美视频一区在线| 一区二区三区在线观看网站| av在线不卡观看免费观看| 精品国产欧美一区二区| 青青草伊人久久| 7799精品视频| 视频一区欧美精品| 欧美日韩一区二区三区在线| 亚洲女同女同女同女同女同69| 国产成人免费网站| 国产清纯美女被跳蛋高潮一区二区久久w | 东方aⅴ免费观看久久av| 日韩精品专区在线影院重磅| 日本一不卡视频| 日韩三级精品电影久久久| 免费在线观看一区二区三区| 日韩欧美久久久| 国产一区二区在线观看免费| 久久伊人蜜桃av一区二区| 国产激情精品久久久第一区二区 | 国产成人欧美日韩在线电影| 26uuu亚洲婷婷狠狠天堂| 国产一区二三区好的| 久久久不卡网国产精品二区| 国产91精品一区二区麻豆网站| 欧美高清在线精品一区| 成人性色生活片| 亚洲激情五月婷婷| 欧美丰满少妇xxxxx高潮对白| 奇米777欧美一区二区| 精品国产乱码久久久久久1区2区 | 激情综合网最新| 国产亚洲精品福利| 99综合电影在线视频| 亚洲激情自拍视频| 日韩一区二区在线播放| 国产综合久久久久久鬼色| 国产视频不卡一区| 91在线免费看| 日韩精品福利网| 国产女人18毛片水真多成人如厕| 成人深夜福利app| 日韩一区精品视频| 久久精品一区四区| 欧美色综合网站| 麻豆成人91精品二区三区| 中文字幕av资源一区| 欧美视频在线一区| 国产精品一二二区| 亚洲国产精品久久不卡毛片 | 久久69国产一区二区蜜臀| 亚洲国产成人一区二区三区| 欧美羞羞免费网站| 国产精品一二三四五| 一区二区三区四区蜜桃| 日韩一级大片在线| 色综合av在线| 国产精品一区不卡| 亚洲成av人片| 亚洲手机成人高清视频| 日韩视频在线你懂得| 91色乱码一区二区三区| 久久电影国产免费久久电影| 亚洲三级久久久| 2023国产精品视频| 欧美久久一二区| 一本色道久久加勒比精品 | 日韩精品成人一区二区三区| 国产午夜亚洲精品羞羞网站| 在线成人午夜影院| 色综合久久久久综合体桃花网| 国产做a爰片久久毛片| 亚洲一区二区高清| 综合久久综合久久| 国产清纯白嫩初高生在线观看91 | 欧美一区二区视频在线观看2022| 成人一区二区三区| 美女视频免费一区| 亚洲成人在线观看视频| 136国产福利精品导航| 国产亚洲欧美一级| 久久这里只精品最新地址| 欧美一区二区久久久| 欧美二区三区的天堂| 在线观看网站黄不卡| av不卡免费在线观看| 成人av中文字幕| 成人做爰69片免费看网站| 国产中文字幕精品| 激情五月激情综合网| 麻豆精品一区二区av白丝在线| 亚洲成a人片在线不卡一二三区| 亚洲老妇xxxxxx| 亚洲视频每日更新| 亚洲精品自拍动漫在线| 中文字幕在线不卡视频| 国产精品久久久久久久久果冻传媒| 久久日一线二线三线suv| 久久综合久久99| 国产喂奶挤奶一区二区三区| 国产亚洲女人久久久久毛片| 久久久国际精品| 久久久综合视频| 中文字幕久久午夜不卡| 中文字幕在线观看不卡视频| 综合色天天鬼久久鬼色| 一区二区三区免费网站| 日日夜夜精品免费视频| 美女一区二区三区在线观看| 激情久久五月天| 国产成人免费高清| gogo大胆日本视频一区| 色综合激情五月| 欧美精品丝袜久久久中文字幕| 制服丝袜亚洲网站| 国产日韩在线不卡| 亚洲区小说区图片区qvod| 亚洲成av人片一区二区梦乃| 美腿丝袜亚洲色图| 粗大黑人巨茎大战欧美成人| 色悠悠亚洲一区二区| 欧美丰满少妇xxxxx高潮对白| 日韩精品一区二区三区swag| 国产视频亚洲色图| 亚洲精品一卡二卡| 免费一区二区视频| 不卡的av电影| 欧美久久婷婷综合色| 久久综合色鬼综合色| 亚洲欧洲精品一区二区三区不卡| 亚洲一区二区三区三| 麻豆国产91在线播放| 99国内精品久久| 日韩欧美一区电影| 日韩一区欧美一区| 久久精品99国产精品日本| 91丝袜美女网| 欧美mv日韩mv国产网站| 亚洲图片欧美激情| 免费人成黄页网站在线一区二区| 国产成人aaaa| 欧美一区二区三区四区在线观看| 日本一区二区三区视频视频| 五月婷婷综合激情| 丁香激情综合国产| 日韩小视频在线观看专区| 亚洲视频在线一区观看| 国产最新精品免费| 欧美酷刑日本凌虐凌虐| 亚洲视频中文字幕| 国产精品一二一区| 欧美一区二区三区白人| 亚洲品质自拍视频网站| 国产98色在线|日韩| 欧美一级夜夜爽| 亚洲综合视频在线观看| 成人国产精品免费网站| 精品国产一区二区在线观看| 亚洲bt欧美bt精品777| 99久久久久免费精品国产| 久久午夜老司机| 秋霞午夜鲁丝一区二区老狼| 在线精品观看国产| 中文字幕一区二区三区av| 国产精品91一区二区| 精品1区2区在线观看| 日韩和欧美一区二区| 欧美午夜片在线看| 亚洲视频综合在线| 91在线视频播放| 亚洲欧美综合色| 成人av影院在线| 国产精品电影院| 岛国精品在线观看| 国产精品污网站| 成人h动漫精品一区二区| 国产欧美日韩另类视频免费观看| 美女视频一区在线观看| 91精品国产欧美一区二区成人| 亚洲伊人伊色伊影伊综合网| 日本道精品一区二区三区| 亚洲精品欧美综合四区| 一本一道波多野结衣一区二区| 一色桃子久久精品亚洲| 一本在线高清不卡dvd|