亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? target.nr

?? vxworks嵌入式開發(fā)vmware bsp包 其中已包括網卡的驅動 本人試過 非常好用
?? NR
?? 第 1 頁 / 共 5 頁
字號:
            10              5            11              6            12              7            13              8            14              9            15             10IRQs 0 - 7 are handled by PIC1 and IRQs 8 - 15 by PIC2.  PIC2 interrupts arecascaded into PIC1 at IRQ2 which is reflected in the above table.The Fully Nested Mode is used in the default configuration of this BSP.Fully Nested Mode.In this mode, interrupt requests are ordered in priorityfrom 0 through 7 (0 is the highest).  When an interrupt is acknowledged thehighest priority request is determined and its vector is placed on the bus.Additionally, a bit of the Interrupt Service (IS) register is set.  This bitremains set until the microprocessor issues an EOI command immediately beforereturning from the service routine.  While the IS bit is set, all furtherinterrupts of the same or lower priority are inhibited, while higher levelinterrupts are allowed.  The PICs in a PC typically operate in this mode(normal nested mode).  In this mode, while the slave PIC is beingserviced by the master PIC, the slave PIC blocks all higher priorityinterrupt requests.  Alternatively, to allow interrupts of a higher priority,enable the Special Fully Nested Mode.Special Fully Nested Mode: define PIC_SPECIAL_FULLY_NESTED_MODE.This mode is similar to the Fully Nested Mode with the following exceptions:1) When an interrupt request from a slave PIC is in service, the slave isnot locked out from the master's priority logic and further interruptrequests from higher priority IRs within the slave will be recognized bythe master and will initiate interrupts to the processor.  2) When exitingthe interrupt service routine, the software must check whether or not theinterrupt serviced was the only interrupt request from the slave.  If itwas the only interrupt request, a non-specific EOI is sent to the master.If not, no EOI is sent.The PIC(8259A) IRQ0 is hard wired to the PIT(8253) channel 0 in a PCmotherboard.  IRQ0 is the highest priority in the 8259A interruptcontroller.  Thus, the system clock interrupt handler blocks all lowerlevel interrupts.  This may cause a delay of the lower level interrupts insome situations even though the system clock interrupt handler finishes itsjob without any delay.  This is quite natural from the hardware pointof view, but may not be ideal from the application software standpoint.The following modes are supplied to mitigate this situation by providing thecorresponding configuration macros in the BSP.  The three modes aremutually exclusive.Early EOI Issue in IRQ0 ISR: define PIC_EARLY_EOI_IRQ0.In this mode, the EOI is issued before the IRQ0 system clock interruptservice routine starts the kernel work.  This lowers the IRQ0 ISR blockinglevel to the next lower level.  If no IRQs are in service, the next lowerlevel is the lowest level.  If IRQn is in service, the next lower levelcorresponds to the next lower priority.  As a result, the kernel work inthe system clock interrupt service routine can be interrupted by aninterrupt with a higher priority than the blocking level.Special Mask Mode in IRQ0 ISR: define PIC_SPECIAL_MASK_MODE_IRQ0.In this mode, the Special Mask Mode is used in the IRQ0 system clockservice routine.  This lowers the blocking level to the specified level(currently hard coded to the lowest level in i8259Intr.c).Automatic EOI Mode: define PIC_AUTO_EOI.This mode provides no nested multi-level interrupt structure in PIC1.The EOI command is automatically sent to the master PIC at the end of theinterrupt acknowledge cycle.  Thus, no software intervention is needed.P6 (PentiumPro, II, III) and P7 (Pentium4) family processor has new interrupt controller APIC/xAPIC (Advanced Programmable Interrupt Controller) which consists of Local APIC/xAPIC (on-chip) and IO APIC/xAPIC (on chipset).They are used in two additional interrupt modes that are configurable in BSP.  Virtual Wire Mode: One of three interrupt modes defined by the MPspecification.  In this mode, interrupts are generated by the 8259A equivalent PICs, but delivered to the BSP by an APIC that is programmed to act as a "virtual wire"; that is, the APIC is logically indistinguishable from a hardware connection.  This is a uniprocessor compatibility mode.If the Local APIC exist in the processor indicated by APIC feature flagin the CPUID, this mode can be configured and used.To use this mode, define VIRTUAL_WIRE_MODE in config.hSymmetric IO Mode: One of three interrupt modes defined by the MPspecification.  In this mode, the APICs are fully functional, and interrupts are generated and delivered to the processors by the APICs.  Any interrupt can be delivered to any processor.  This is the only multiprocessor interrupt mode.  If the Local APIC exist in the processorindicated by APIC feature flag in the CPUID and the IO APIC in the chipsetis available, this mode can be configured and used.  The PIRQ[n] is directly handled by the IO APIC in this mode.To use this mode, define SYMMETRIC_IO_MODE in config.h.SS "Serial Configuration"Refer to the board vendor's documentation..SS "SCSI Configuration"Refer to the board vendor's documentation..SS "Network Configuration"Please note that the following END driver configuration mechanism,particularly with respect to the use of <endDevTbl>, will be obsolete ina future Tornado 2.x release.  Wind River Systems' Intel Architecture BSPscontinue to use the following END driver configuration mechanism as ofTornado 2.2 FCS.The BSP configNet.h file contains a static table, <endDevTbl>, thatspecifies END driver instances which must be loaded to the MUX viamuxDevLoad() when the network is initialized.  Each table entry of typeEND_TBL_ENTRY records information the muxDevLoad() routine requires.   TheEND_TBL_ENTRY is defined as follows:.CStypedef struct end_tbl_entry    {    int          unit;                           /@ device unit number @/    END_OBJ * (* endLoadFunc) (char *, void *);  /@ the load function @/    char *       endLoadString;                  /@ the load string @/    BOOL         endLoan;                        /@ buffer loaning flag @/    void *       pBSP;                           /@ BSP private @/    BOOL         processed;                      /@ processed flag @/    } END_TBL_ENTRY;.CEThe specified value and use of the END device <unit> number is significantto the BSP END driver configuration modules.  Among other things, the ENDunit number facilitates associating an END driver instance with a specificphysical device in the case of PCI network interface cards.  The END unitnumber is not used this way in the case of ISA devices, as explained below.The BSP configuration modules for PCI network interface cards (NIC)s williterate the PCI bus in search of supported NICs.  Whenever a supportedPCI NIC is located on the bus, information on the device is stored in aninternal table.  These internal tables are indexed via END unit numbersduring END device initialization.The END unit numbering for each entry of a kind in the <endDevTbl> tableshould start with 0 and proceed up through positive integers for eachsuccessive entry.  For example, assuming that the system will have twophysical Am79c97x Ethernet devices and an END driver instanceassociated with each device, an additional entry should be added to the<endDevTbl> table as follows:.CSEND_TBL_ENTRY endDevTbl [] =    {    ...    #ifdef INCLUDE_LN_97X_END        {0, LN_97X_LOAD_FUNC, LN_97X_LOAD_STR, LN_97X_BUFF_LOAN,        NULL, FALSE},        {1, LN_97X_LOAD_FUNC, LN_97X_LOAD_STR, LN_97X_BUFF_LOAN,        NULL, FALSE},    #endif /@ INCLUDE_LN_97X_END @/    ...    };.CEThe muxDevLoad() routine will attempt to load two instances of theln97xEnd driver.  One instance will have END unit number 0, and theother will have END unit number 1.  END unit number 0 will be associatedwith the first Am79x97x device instance found on the PCI bus, while ENDunit 1 will be associated with the subsequent Am79c97x device instancefound on the PCI bus.Extending the example a bit, suppose that the system will have twophysical Am79x97x Ethernet devices and one Intel 82558 Ethernet device.The entries defined above could be left intact, while an entry for the82558 device would be included by virtue of defining the INCLUDE_FEI_ENDconfiguration constant.  The preprocessed table would define the followingentries:.CSEND_TBL_ENTRY endDevTbl [] =    {    ...        {0, FEI82557_LOAD_FUNC, FEI82557_LOAD_STRING, FEI82557_BUFF_LOAN,        NULL, FALSE},        {0, LN_97X_LOAD_FUNC, LN_97X_LOAD_STR, LN_97X_BUFF_LOAN,        NULL, FALSE},        {1, LN_97X_LOAD_FUNC, LN_97X_LOAD_STR, LN_97X_BUFF_LOAN,        NULL, FALSE},    ...    };.CEIn short, for a particular kind of driver and physical device on the PCIbus, END unit number <n> associates the END driver instance with the <n>thphysical device instance beginning with instance number 0.Note that the number of physical PCI devices configured for the systemis finite.  The system cannot load more END instances than physical devices.A constant in each sysXXXEnd.c configuration file specifies how manyphysical devices will be configured for a particular driver.  This valueand the associated data structures can be customized.  Read the sysXXXEnd.cfile associated with a particular driver for more information.In the case of ISA network interface cards, configuration software cannotdynamically determine memory, IO, and interrupt resources required for suchdevices.  As noted previously, the BSP does not support ISA PnP.  Moreover,the BSP predefines these values for, at most, one physical device instanceof each kind.  As a result, the configuration modules for ISA networkinterface cards assume that only one instance of the device will be loadedto the MUX.  Physical device information is not stored in a table indexedvia the END unit number.  Hence, END unit numbers for ISA network controllersare arbitrary.  The sysXXXEnd.c configuration modules for ISA NICs can becustomized to store information for multiple physical devices in a table andindex the table via END unit number in a manner similar to the configurationmodules for PCI NICs.  The tables for multiple ISA devices must be definedand constructed statically when a VxWorks system is compiled.The BSP sysXXXEnd.c driver configuration modules may not initialize an ENDdriver for all possible PCI vendor IDs, PCI device IDs, and PCI revision IDsassociated with compatible devices.  In many cases, this is because thedriver has not been tested on the particular device.  The PCI vendor,device, and revision IDs the driver will be configured for are specifieddirectly in the sysXXXEnd.c file associated with the driver.  In somecases, the header file associated with a driver may define PCI ID values.Refer to the board vendor's documentation and the appropriate sysXXXEnd.cand END driver header files in cases where the configuration module failsto initialize a PCI END driver for a specific physical device on the bus..SS "VME Access"This BSP has no VME access.SS "PCI Access"In order to use PCI the INCLUDE_PCIdirective must be enabled in config.h.Furthermore, PCI_CFG_TYPE in pc.hmust be set to the correct configuration type.Values for PCI_CFG_TYPE must be one of:.TScenter;c cl l.Macro	meaning_PCI_CFG_FORCE	force user specified configurationPCI_CFG_AUTO	VxWorks does auto configuration. Currently unavailable.PCI_CFG_NONE	external agent does configuration.TEPCI defines two mechanisms. The newer method, and the default vxWorksmethod, is PCI_MECHANISM_1. Some older PCs might work better withthe old method, PCI_MECHANISM_2. If PCI is not working withyour older PC, change the first argument to pciConfigLibInitto PCI_MECHANISM_2 in sysLib.c:.ne 7.CS#ifdef  INCLUDE_PCI    pciConfigLibInit (PCI_MECHANISM_1, PCI_CONFIG_ADDR, PCI_CONFIG_DATA,NONE);#if     FALSE    pciConfigLibInit (PCI_MECHANISM_2, PCI_CONFIG_CSE, PCI_CONFIG_FORWARD,                     PCI_CONFIG_BASE);#endif  /* FALSE */.CE.ne 22.SS "Boot Devices"The supported boot devices are:	.CS    \f3xx\f1 - Ethernet (any one of the many adaptors described above).CE.CS    \f3pcmcia=<slot number>\f1 - PCMCIA ATA device        slot number is one of:            0 = PCMCIA slot 0            1 = PCMCIA slot 1	Note: Supported PCMCIA boot cards are the 3COM Etherlink III PC card	and a PCMCIA ATA card.CE.CS    \f3fd=<drive number>,<diskette type>\f1 - Diskette        drive number is one of:            0 = default; the first diskette drive (drive A:)            1 = the second diskette drive (drive B:)        diskette type is one of:            0 = default; 3.5" diskette            1 = 5.25" diskette.CE.CS    \f3ata=<controller number>,<drive number>\f1 - ATA/IDE drive        controller number is one of:            0 = controller described in the first entry of                 the ataResources table            1 = controller described in the second entry of                 the ataResources table        drive number is one of:            0 = first drive on the controller            1 = second drive on the controller.CEA boot EPROM (type 27020 or 27040) is supported with Blunk Microsystems' ROM Card 1.0. For information on booting from these devices, see the Blunk Microsystems documentation.The program romcard.s, a loader for code programmed in to the EPROM,is provided to support VxWorks with the ROM Card.In addition, the following configurations are defined in the Makefile to generate Motorola S-record format from bootrom_uncmp or from vxWorks_boot.st :.TScenter;l l.romcard_bootrom_512.hex	boot	ROM image for 27040 (512 KB)romcard_bootrom_256.hex	boot	ROM image for 27020 (256 KB)romcard_vxWorks_st_512.hex	bootable VxWorks image for 27040 (512 KB).TENeither the ROM Card nor the EPROM is distributed with VxWorks.For more information visit http://www.blunkmicro.com/.SS "Boot Methods"The boot methods are affected by the boot parameters.  If no password isspecified, RSH (remote shell) protocol is used.  If a password is specified,FTP protocol is used, or, if the flag is set, TFTP protocol is used.These protocols apply only to Ethernet devices.SS "ROM Considerations"Not applicable to this BSP.SH "SPECIAL CONSIDERATIONS".SS "Delivered Objects".ne 20.TS

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产日韩欧美综合在线| 成人午夜av电影| 在线不卡中文字幕| 亚洲综合丁香婷婷六月香| 成人av小说网| 国产精品天天摸av网| 国产成人av资源| 国产欧美一区在线| 国产a精品视频| 国产精品电影院| 9i在线看片成人免费| 中国av一区二区三区| 成人性生交大片| 亚洲欧美在线高清| 色综合久久中文综合久久97| 欧美国产在线观看| 成人avav在线| 一区二区免费看| 欧美日韩在线亚洲一区蜜芽| 日韩福利电影在线观看| 日韩欧美一级在线播放| 免费美女久久99| 久久久久九九视频| 96av麻豆蜜桃一区二区| 亚洲精品日产精品乱码不卡| 99精品久久只有精品| 国产日韩精品一区| 91浏览器打开| 五月天国产精品| 欧美一卡二卡三卡| 国产激情一区二区三区四区| 国产精品久久国产精麻豆99网站| 91理论电影在线观看| 日韩国产在线观看| 国产亚洲精品7777| 色老综合老女人久久久| 亚洲国产aⅴ成人精品无吗| 一本一本大道香蕉久在线精品| 亚洲综合色婷婷| 精品av久久707| 色综合咪咪久久| 日本成人在线不卡视频| 国产亚洲欧美日韩日本| 欧洲生活片亚洲生活在线观看| 麻豆精品视频在线观看视频| 日本一区二区三区四区在线视频 | 在线观看视频91| 蜜臂av日日欢夜夜爽一区| 国产日产亚洲精品系列| 欧美三级视频在线| 国产精品66部| 亚洲1区2区3区4区| 国产精品久久久久久亚洲伦| 欧美三级电影在线看| 国产露脸91国语对白| 亚洲国产精品欧美一二99| 久久婷婷一区二区三区| 欧美视频中文字幕| 成人深夜福利app| 蜜臀久久久久久久| 亚洲激情六月丁香| 久久这里只有精品首页| 欧美日韩国产一区| 99久久免费视频.com| 久久99国产精品免费| 亚洲在线中文字幕| 成人免费一区二区三区视频 | 在线一区二区视频| 国产剧情一区在线| 日本欧美大码aⅴ在线播放| 日韩毛片一二三区| 日本一区二区三区视频视频| 欧美一级久久久久久久大片| 91久久国产综合久久| 国产成人免费视频精品含羞草妖精| 一区二区三区四区av| 国产精品美女久久久久久久| 久久这里只有精品6| 日韩一区二区三区av| 91免费观看视频在线| 国产一区二区毛片| 蜜臀久久久久久久| 日韩精品视频网站| 无吗不卡中文字幕| 亚洲一级不卡视频| 一区二区三区日本| 中文字幕亚洲一区二区av在线| 久久久久久**毛片大全| 亚洲精品一区二区三区香蕉| 日韩欧美色综合网站| 欧美大片免费久久精品三p| 日韩一级大片在线观看| 91精品免费在线| 日韩一区二区影院| 欧美xxxxx裸体时装秀| 在线成人午夜影院| 91精品视频网| 日韩欧美中文一区| 欧美大片免费久久精品三p| 日韩欧美久久一区| 欧美精品一区二区三区很污很色的 | 福利一区福利二区| 国产精选一区二区三区| 国产精品影视天天线| 国产福利一区在线| 不卡av在线网| 91久久线看在观草草青青| 欧洲一区二区av| 4438x亚洲最大成人网| 日韩一区二区高清| 欧美xxxx在线观看| 欧美成人性福生活免费看| 2021中文字幕一区亚洲| 国产精品青草综合久久久久99| 亚洲人成网站精品片在线观看| 一区二区三区不卡视频| 奇米888四色在线精品| 国产老肥熟一区二区三区| 成人精品高清在线| 欧洲精品一区二区三区在线观看| 91极品视觉盛宴| 欧美色大人视频| 欧美xfplay| 国产三级久久久| 亚洲啪啪综合av一区二区三区| 婷婷夜色潮精品综合在线| 国产自产高清不卡| 色悠悠久久综合| 91精品欧美综合在线观看最新 | 欧美变态口味重另类| 国产精品久久久久三级| 国产精品色一区二区三区| 玉足女爽爽91| 国产一区二区三区久久久| 99麻豆久久久国产精品免费 | 亚洲综合在线视频| 久久99精品国产麻豆婷婷| av在线播放一区二区三区| 欧美日韩日日骚| 久久久www成人免费毛片麻豆| 亚洲精品国产高清久久伦理二区| 久久国内精品自在自线400部| 色综合一区二区| 88在线观看91蜜桃国自产| 中文字幕精品在线不卡| 亚洲综合免费观看高清完整版| 国精品**一区二区三区在线蜜桃| 日本韩国一区二区三区| 久久久亚洲精华液精华液精华液| 一区二区国产视频| 狠狠久久亚洲欧美| 91成人看片片| 国产精品你懂的| 国产一区欧美二区| 欧美一区二区三区性视频| 精品伦理精品一区| 亚洲午夜视频在线观看| 日本韩国欧美国产| 亚洲精品乱码久久久久久久久 | 国产福利一区在线观看| 精品卡一卡二卡三卡四在线| 免费观看久久久4p| 欧美一区二区三区啪啪| 蜜桃视频在线观看一区| 日韩一区二区免费在线观看| 日本va欧美va欧美va精品| 91精品国产乱码| 精品亚洲aⅴ乱码一区二区三区| 日韩欧美www| 国产精品99久久久久久宅男| 久久免费偷拍视频| 国产精品99久久久久久似苏梦涵| 国产亚洲综合在线| 成人免费毛片片v| 日韩一区欧美一区| 91久久精品一区二区三区| 午夜国产精品影院在线观看| 3d成人h动漫网站入口| 日本视频一区二区| 精品国产亚洲一区二区三区在线观看| 蜜桃一区二区三区在线观看| 久久久久国色av免费看影院| 成人免费的视频| 亚洲综合一二三区| 日韩一区二区在线免费观看| 狠狠色丁香久久婷婷综合_中| 国产日韩欧美亚洲| 一本久久a久久免费精品不卡| 亚洲第一精品在线| 精品国产免费一区二区三区香蕉| 国产福利一区在线| 亚洲一区视频在线| 精品久久久久久无| eeuss鲁一区二区三区| 亚洲一二三区在线观看| 日韩亚洲欧美在线观看| 成人av在线一区二区三区| 亚洲高清视频在线| 久久免费精品国产久精品久久久久 | 国产电影一区二区三区|