亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? sysfei82557end.c

?? vxworks嵌入式開發vmware bsp包 其中已包括網卡的驅動 本人試過 非常好用
?? C
?? 第 1 頁 / 共 3 頁
字號:
/* sysFei82557End.c - system configuration module for fei82557End driver */ /* Copyright 1984-2002 Wind River Systems, Inc. *//*modification history--------------------01d,16jul02,jln  Added PCI device ID for 82559 chip in I82845 (spr 79781) 01c,29may02,pai  Added workaround for H/W errata relating to 82562 PHY                 integrated in i82801BA/M ICH2.01b,07nov01,pai  Updated documentation and routines for new device discovery                 algorithm (SPR# 35716).01a,11oct01,pai  Written from sysNetif.  Added dmh 8255x device discovery                 (SPR# 29068).*/ /*DESCRIPTIONThis is the WRS-supplied configuration module for the VxWorksfei82557End (fei) END driver.  It has routines for initializing deviceresources and provides BSP-specific fei82557End driver routines for anyIntel 82557, 82558, 82559, and 82562 fast Ethernet PCI bus controllersfound on the system.The number of supported devices that can be configured for a particularsystem is finite and is specified by the FEI_MAX_UNITS configurationconstant.  This value, and the internal data structures using it, can bemodified in this file for specific implementations.SEE ALSO: muxLib, endLib, ifLib,\tb "Intel 82557 User's Manual,"\tb "Intel 82558 Fast Ethernet PCI Bus Controller with Integrated PHY,"\tb "Intel 82559 Fast Ethernet Multifunction PCI/Cardbus Controller,"\tb "Intel 82559ER Fast Ethernet PCI Controller,"\tb "Intel PRO100B PCI Adapter Driver Technical Reference."INTERNALThe 8255x MII management interface allows the CPU control over the PHY unitvia a control regsiter in the 8255X.  This register, called the ManagementData Interface (MDI) Control Register, allows driver software to place thePHY in specific modes and query the PHY unit for link status.  The structureof the MDI Control Register is described in the following figure.    +-----+--+--+-----+----------+----------+----------------------+    |31 30|29|28|27 26|25      21|20      16|15                   0|    +-----+--+--+-----+----------+----------+----------------------+    | 0  0| I| R|  OP |  PHYADD  |  REGADD  |         DATA         |    +-----+--+--+-----+----------+----------+----------------------+Where:    Bits     Name              -----------------------------     0-15    Data    16-20    PHY Register Address    21-25    PHY Address    26-27    Opcode    28       Ready    29       Interrupt Enable    30-31    ReservedIn a write command, software places the data bits in the "Data" field,and the 8255x shifts them out to the PHY unit.  In a read command the8255x reads these bits serially from the PHY unit, and software canread them from this location.  The "PHY Register Address" field holdsthe PHY register address.  The "PHY Address" field holds the PHY address.The "Opcode" field has valid values:    01 - MDI write    10 - MDI readAny other values for the Opcode field are reserved.  The "Ready" field isset to '1' by the 8255x at the end of an MDI transaction (for example, aread or a write has been completed).  It should be reset to '0' by softwareat the same time the command is written.  The "Interrupt Enable" field,when set to '1' by software, will cause the 8255x to assert an interruptto indicate the end of an MDI cycle.  The "Reserved" field should alwaysbe set to 00b.This configuration module uses local routines sys557mdioRead() andsys557mdioWrite() as an interface for reading and writing MDI data.  BSPusers should not be using these routines to adjust the PHY independent ofthe driver and configuration routines contained herein.ERRATAFrom the Errata secion of Intel document number 298242-015, 'Intel 82801BAI/O Controller Hub 2 (ICH2) and Intel 82801BAM I/O Controller Hub 2 Mobile(ICH2-M) Specification Update':    "30.  LAN Microcontroller PCI Protocol Violation     Problem:     When the ICH2/ICH2-M (using the 82562ET PLC) is receiving large files     from a peer LAN device using the 10 Mbps data rate, the ICH2/ICH2-M     can cause a system lock-up.  Specifically, if the LAN controller has     Standby Enable set (EEPROM Word 0Ah bit-1 = 1), while receiving large     files using the 10 Mbps data rate and receives a CU_RESUME command     when it is just entering IDLE state, the ICH2/ICH2-M will cause a PCI     protocol violation (typically by asserting FRAME# and IRDY# together)     within the next few PCI cycles.  This will cause the PCI bus to     lock-up, further resulting in system lock-up.      Implication:     Large file transfers to the ICH2/ICH2-M using 10 Mpbs can cause the     receiving system to lock-up.      Workaround:     Clear EEPROM Word 0Ah bit-1 to 0.  This will result in an increase     power consumption of the ICH2/ICH2-M of ~ 40 mW.      Status:     There are no plans to fix this erratum."The sys557Init() routine implements the specified workaround for thiserrata.*/#if defined(INCLUDE_FEI_END)/* includes */#include <end.h>#include <drv/end/fei82557End.h>/* defines *//* BSP specific FEI ethernet device type constants */#define TYPE_PRO100B_PCI  (1)           /* Intel EtherExpress PRO-100B PCI */#define TYPE_I82557_PCI   (2)           /* Intel 82557 - 82559 */#define TYPE_I82559_PCI   (3)           /* Intel "InBusiness" model */#define TYPE_I82559ER_PCI (4)           /* Intel 82559ER */#define TYPE_I82562_PCI   (5)           /* Intel ICH2 integrated 82562 */#define TYPE_I82562ET_PCI (6)           /* Intel 82562, PCI Revs 1 & 3 *//* EEPROM control bits */#define EE_SK             (0x01)        /* shift clock */#define EE_CS             (0x02)        /* chip select */#define EE_DI             (0x04)        /* chip data in */#define EE_DO             (0x08)        /* chip data out *//* EEPROM opcode */#define EE_CMD_WRITE      (0x05)        /* WRITE opcode, 101 */#define EE_CMD_READ       (0x06)        /* READ  opcode, 110 */#define EE_CMD_ERASE      (0x07)        /* ERASE opcode, 111 *//* EEPROM misc. defines */#define EE_CMD_BITS       (3)           /* number of opcode bits */#define EE_ADDR_BITS      (6)           /* number of address bits */#define EE_DATA_BITS      (16)          /* number of data bits */#define EE_SIZE           (0x40)        /* 0x40 WORDS */#define EE_SIZE_BITS      (6)#define EE_CHECKSUM       (0xbaba)      /* checksum *//* Management Data Interface (MDI) Register */#define MDI_OPC_READ      (0x08000000)  /* MDI Read command opcode */#define MDI_OPC_WRITE     (0x04000000)  /* MDI Write command opcode *//* form an MDI Read command */#define MDI_COMMAND_RD(phyAddr, regAddr) \    (MDI_OPC_READ | ((phyAddr) << 21) | ((regAddr) << 16))/* form an MDI Write command */#define MDI_COMMAND_WR(phyAddr, regAddr, val) \    (MDI_OPC_WRITE | ((phyAddr) << 21) | ((regAddr) << 16) | (val))/* test the MDI "Ready" field */#define MDI_READY_SET(mdiReg)  ((mdiReg) & 0x10000000)/* get the content of the MDI "Data" field */#define MDI_DATA_GET(mdiReg)   ((UINT16)((UINT32)(mdiReg) & 0x0000ffff))/* PCI Vendor IDs for NICs supported by fei82557End */#define FEI_VENDORID_INTEL     (0x8086)      /* Intel PCI vendor ID */#ifndef INTEL_PCI_VENDOR_ID#define INTEL_PCI_VENDOR_ID    (0x8086)      /* Intel PCI vendor ID */#endif /* INTEL_PCI_VENDOR_ID *//* short list of PCI Device IDs for NICs supported by fei82557End */#define FEI_DEVICEID_i82557        (0x1229)      /* 82557 - 82559 */#define FEI_DEVICEID_i82559        (0x1030)      /* The "InBusiness" model */#define FEI_DEVICEID_i82559ER      (0x1209)      /* 82559ER */#define FEI_DEVICEID_i82562        (0x2449)      /* chipset integrated 82562 */#define FEI_DEVICEID_i82559_I82845 (0x103a)      /* 82559 compatible chip in I82845 */  /* typedefs */typedef struct feiResource             /* FEI_RESOURCE */    {    UINT16           eeprom[EE_SIZE];  /* Ethernet Address of this unit */    INT32            timeout;          /* timeout for the self-test */    INT32            str[6];           /* storage for the self-test result */    volatile INT32 * pResults;         /* pointer to the self-test result */    BOOL             initDone;         /* driver has called sys557Init() */    } FEI_RESOURCE;/* locals */LOCAL UINT32 feiUnits = 0;        /* number of FEIs we found *//* This table defines board extended resources */LOCAL FEI_RESOURCE feiResources [FEI_MAX_UNITS] =    {    {{NONE}, NONE, {NONE}, NULL, FALSE},    {{NONE}, NONE, {NONE}, NULL, FALSE},    {{NONE}, NONE, {NONE}, NULL, FALSE},    {{NONE}, NONE, {NONE}, NULL, FALSE}    };/* This table defines board PCI resources */LOCAL PCI_BOARD_RESOURCE feiPciResources [FEI_MAX_UNITS] =    {    {NONE, NONE, NONE, NONE, NONE, NONE, NONE, NONE, NONE,    {NONE, NONE, NONE, NONE, NONE, NONE},     (void * const)(&feiResources[0])    },    {NONE, NONE, NONE, NONE, NONE, NONE, NONE, NONE, NONE,    {NONE, NONE, NONE, NONE, NONE, NONE},     (void * const)(&feiResources[1])    },    {NONE, NONE, NONE, NONE, NONE, NONE, NONE, NONE, NONE,    {NONE, NONE, NONE, NONE, NONE, NONE},     (void * const)(&feiResources[2])    },    {NONE, NONE, NONE, NONE, NONE, NONE, NONE, NONE, NONE,    {NONE, NONE, NONE, NONE, NONE, NONE},     (void * const)(&feiResources[3])    }    };/* English descriptions of supported PHY devices */LOCAL const char * phyNames [] =     {    "None", "i82553-A/B", "i82553-C", "i82503",    "DP83840", "80c240", "80c24", "i82555",    "unknown-8", "unknown-9", "DP83840A", "unknown-11",    "unknown-12", "unknown-13", "unknown-14", "unknown-15"    };enum phyChips     {    NonSuchPhy=0, I82553AB, I82553C, I82503,    DP83840, S80C240, S80C24, I82555, DP83840A=10, UndefinedPhy    };LOCAL const char * connectors [] = {" RJ45", " BNC", " AUI", " MII"};/* forward declarations */LOCAL UINT16  sys557eepromRead (int unit, int loc);LOCAL void    sys557eepromWrite (int unit, int loc, UINT16 data);LOCAL void    sys557eepromWriteBits (int unit, UINT16 data, int bitlen);LOCAL void    sys557eepromChecksumSet (int unit);LOCAL UINT16  sys557mdioRead   (int unit, int phyId, int loc);LOCAL UINT16  sys557mdioWrite  (int unit, int phyId, int loc, UINT16 value);LOCAL int     sys557IntEnable  (int unit);LOCAL int     sys557IntDisable (int unit);LOCAL int     sys557IntAck     (int unit);LOCAL UINT32  sysFeiDevToType  (UINT32, UINT32, UINT8); /* imports */IMPORT FUNCPTR feiEndIntConnect;IMPORT FUNCPTR feiEndIntDisconnect;/********************************************************************************* sys557PciInit - initialize a 82557 PCI ethernet device** This routine performs basic PCI initialization for FEI 82557 PCI ethernet* devices supported by the fei82557End driver.  If supported, the device* memory and I/O addresses are mapped into the local CPU address space* and an internal board-specific resource table is updated with information* on the board type, memory and I/O addresses.** CAVEATS* This routine must be called before the driver attempts to initialize itself* and the physical device via sys557Init().  Also, this routine must be done* prior to MMU initialization, usrMmuInit().** The number of supported devices that can be configured for a particular* system is finite and is specified by the FEI_MAX_UNITS configuration* constant.** RETURNS:* OK, else ERROR when the specified device is not supported, or if* the device could not be mapped into the local CPU memory space.*/STATUS sys557PciInit    (    UINT32  pciBus,      /* store a PCI bus number */    UINT32  pciDevice,   /* store a PCI device number */    UINT32  pciFunc,     /* store a PCI function number */    UINT32  vendorId,    /* store a PCI vendor ID */    UINT32  deviceId,    /* store a PCI device ID */    UINT8   revisionId   /* store a PCI revision ID */    )    {    UINT32  boardType;   /* store a BSP-specific board type constant */    UINT32  memIo32;     /* memory-mapped IO address (BAR 0) */    UINT32  ioBase;      /* IO base address (BAR 1) */    UINT32  flash32;     /* optional flash memory base (BAR 2) */    UINT8   irq;         /* interrupt line number (IRQ) for device */    /* number of physical units exceeded the number supported ? */    if (feiUnits >= FEI_MAX_UNITS)        {        return (ERROR);        }    if ((boardType = sysFeiDevToType (vendorId, deviceId, revisionId))        == BOARD_TYPE_UNKNOWN)        {        return (ERROR);        }    pciConfigInLong  (pciBus, pciDevice, pciFunc,                      PCI_CFG_BASE_ADDRESS_0, &memIo32);    pciConfigInLong  (pciBus, pciDevice, pciFunc,                      PCI_CFG_BASE_ADDRESS_1, &ioBase);    pciConfigInLong  (pciBus, pciDevice, pciFunc,                      PCI_CFG_BASE_ADDRESS_2, &flash32);    memIo32 &= PCI_MEMBASE_MASK;    ioBase  &= PCI_IOBASE_MASK;    flash32 &= PCI_MEMBASE_MASK;    /* map a 4Kb 32-bit non-prefetchable memory IO address decoder */    if (sysMmuMapAdd ((void *)(memIo32 & PCI_DEV_MMU_MSK),        PCI_DEV_ADRS_SIZE, VM_STATE_MASK_FOR_ALL, VM_STATE_FOR_PCI) == ERROR)        {        return (ERROR);        }    /* read the IRQ number and vector and save to the resource table */    pciConfigInByte (pciBus, pciDevice, pciFunc,                     PCI_CFG_DEV_INT_LINE, &irq);

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲午夜久久久久| 波多野结衣视频一区| 大胆欧美人体老妇| 欧美日韩黄色影视| 国产精品色眯眯| 秋霞国产午夜精品免费视频| 99精品视频在线观看| 久久综合中文字幕| 天天影视色香欲综合网老头| 99久久久久久| 欧美激情一二三区| 青娱乐精品视频| 欧美午夜在线一二页| 国产精品久线在线观看| 韩国毛片一区二区三区| 制服丝袜中文字幕亚洲| 亚洲一区av在线| 一本久久精品一区二区| 国产欧美日韩久久| 韩国一区二区三区| 欧美一区二区高清| 日韩成人免费电影| 制服丝袜av成人在线看| 亚洲成人精品一区二区| 91黄色激情网站| 亚洲三级在线观看| 不卡一区二区三区四区| 国产欧美1区2区3区| 国产成人精品在线看| 久久久精品国产免费观看同学| 裸体一区二区三区| 日韩精品中午字幕| 久久99国产精品麻豆| 欧美精品一区二区蜜臀亚洲| 精品一区二区在线视频| 欧美精品一区男女天堂| 国产成人自拍网| 国产视频视频一区| 成人免费高清在线观看| 亚洲欧洲美洲综合色网| 色拍拍在线精品视频8848| 亚洲综合丁香婷婷六月香| 欧美午夜在线一二页| 偷拍亚洲欧洲综合| 精品国产免费久久| 国产·精品毛片| 亚洲免费av高清| 欧美日韩一卡二卡| 蜜桃精品视频在线观看| 久久色成人在线| 99精品国产视频| 亚洲高清免费视频| 欧美tickle裸体挠脚心vk| 国产一区二区不卡| 亚洲精品久久嫩草网站秘色| 欧美人动与zoxxxx乱| 久久国产精品第一页| 国产精品少妇自拍| 91.成人天堂一区| 国产一区二区三区观看| 中文字幕一区二区三区四区不卡 | 欧美日韩一区二区三区高清| 麻豆视频观看网址久久| 中文字幕不卡一区| 欧美理论片在线| 成人精品小蝌蚪| 亚洲电影视频在线| 国产婷婷一区二区| 欧美精品在线视频| 福利电影一区二区| 亚洲一区在线视频观看| 久久精品一区二区三区不卡 | 欧美一区二区免费| 国产乱码精品一区二区三区av | 亚洲精品在线一区二区| 91性感美女视频| 奇米色777欧美一区二区| 成人免费在线播放视频| 精品国产伦理网| 欧美亚洲国产一卡| 成人激情综合网站| 久久99精品久久久| 午夜精品爽啪视频| 国产精品久久久久久久久果冻传媒| 欧美久久久一区| 91在线云播放| 国产激情视频一区二区三区欧美| 亚洲图片有声小说| 中文字幕一区二| 欧美精品一区二| 欧美精品乱码久久久久久按摩| 成人免费毛片片v| 韩国女主播一区| 日本不卡高清视频| 亚洲成av人**亚洲成av**| 日本一区二区三区dvd视频在线| 欧美一区二区视频在线观看 | 国产91精品露脸国语对白| 免费的成人av| 亚洲电影一区二区三区| 亚洲人吸女人奶水| 国产精品伦理一区二区| 日本一区二区三区四区在线视频| 欧美成人女星排名| 日韩精品中文字幕一区二区三区| 欧美精品一二三四| 欧美美女一区二区三区| 欧美亚洲国产一区在线观看网站 | 国产成人aaa| 久久99深爱久久99精品| 蜜臀av一区二区在线观看| 日韩av在线发布| 免费人成黄页网站在线一区二区| 视频一区视频二区在线观看| 亚洲超碰精品一区二区| 亚洲一二三级电影| 婷婷久久综合九色综合绿巨人 | 欧美精品欧美精品系列| 欧美日韩精品综合在线| 欧美日韩电影一区| 欧美一级片在线| 欧美α欧美αv大片| 亚洲精品在线观看网站| 久久精品这里都是精品| 国产精品美女久久久久久| 国产精品成人免费在线| 亚洲精品久久7777| 亚洲国产日韩在线一区模特| 婷婷久久综合九色综合绿巨人| 日韩av中文字幕一区二区三区| 日韩成人精品视频| 久久成人久久爱| 国产精品99久久久| 色综合天天在线| 欧美精品123区| 精品国产乱码久久久久久浪潮| 久久欧美一区二区| 中文字幕在线一区免费| 亚洲电影一级黄| 久久精品久久久精品美女| 国产精品一区一区三区| 99久久免费视频.com| 欧美日韩高清影院| 精品国产乱子伦一区| 国产精品久久久久久久浪潮网站| 亚洲欧洲av色图| 亚洲国产视频网站| 国产精品自产自拍| 色偷偷一区二区三区| 欧美一区2区视频在线观看| 中文av一区特黄| 天天色综合天天| 国产ts人妖一区二区| 精品视频999| 国产日韩欧美综合在线| 亚洲国产视频直播| 国产精品一区免费在线观看| 欧美性猛交xxxxxxxx| 久久精品在线观看| 三级在线观看一区二区| 99综合影院在线| 精品黑人一区二区三区久久| 亚洲免费高清视频在线| 久久99精品一区二区三区| 91麻豆免费视频| 久久综合九色欧美综合狠狠 | 中文字幕一区二区三区乱码在线| 日韩一区精品视频| 91片黄在线观看| 久久九九国产精品| 美女视频黄免费的久久| 欧洲精品一区二区三区在线观看| 国产校园另类小说区| 蜜臀久久久久久久| 在线观看www91| 亚洲欧洲国产日韩| 国产精品乡下勾搭老头1| 欧美一区二区免费视频| 亚洲国产综合在线| 色婷婷av久久久久久久| 国产精品成人免费在线| 国产福利一区在线| 欧美精品一区二区三区蜜桃| 日本怡春院一区二区| 欧美日韩一区久久| 一区二区不卡在线视频 午夜欧美不卡在| 国产一区欧美一区| 欧美va天堂va视频va在线| 日韩**一区毛片| 91麻豆精品国产自产在线观看一区| 亚洲人精品一区| 97超碰欧美中文字幕| 中文字幕中文字幕一区| 国产999精品久久久久久绿帽| 久久这里只精品最新地址| 久久99精品久久久久婷婷| 精品久久久久久无| 国产一区二区成人久久免费影院| wwwwww.欧美系列| 国产精品一线二线三线|