?? sdr_sdram.rpt
字號:
Project Information g:\hdl_doc\ip\sdram\source\rev_1\sdr_sdram.rpt
MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/11/2001 09:05:58
Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
sdr_sdram
EP1K30FC256-1 64 57 32 0 0 % 327 18 %
User Pins: 64 57 32
Project Information g:\hdl_doc\ip\sdram\source\rev_1\sdr_sdram.rpt
** PROJECT COMPILATION MESSAGES **
Error: Project does not fit in specified device(s)
Info: Trying to find new partition/fit after discarding assignments as requested with the Partitioner/Fitter Status dialog box
** PROJECT TIMING MESSAGES **
Warning: Timing characteristics of device EP1K30FC256-1 are preliminary
Project Information g:\hdl_doc\ip\sdram\source\rev_1\sdr_sdram.rpt
** CLIQUE ASSIGNMENTS **
CLIQUE "synplify_2" placed in chip "sdr_sdram", LAB E13
|control_interface:control1|REF_REQ1
|control_interface:control1|un1_timer_zero13_1_0_0
|control_interface:control1|un1_timer_zero13_1_0_0_and2
CLIQUE "synplify_1" placed in chip "sdr_sdram", row E, multiple LABs
:274
|control_interface:control1|un1_un1_SC_BL_1_2
|command:command1|un1_SC_PM_6_i
|command:command1|un1_SC_PM_6_i_and2
|command:command1|G_105
Project Information g:\hdl_doc\ip\sdram\source\rev_1\sdr_sdram.rpt
** FILE HIERARCHY **
|control_interface:control1|
|control_interface:control1|s_mux21:timer_lm15|
|control_interface:control1|s_mux21:timer_lm15|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm14|
|control_interface:control1|s_mux21:timer_lm14|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm13|
|control_interface:control1|s_mux21:timer_lm13|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm12|
|control_interface:control1|s_mux21:timer_lm12|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm11|
|control_interface:control1|s_mux21:timer_lm11|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm10|
|control_interface:control1|s_mux21:timer_lm10|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm9|
|control_interface:control1|s_mux21:timer_lm9|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm8|
|control_interface:control1|s_mux21:timer_lm8|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm7|
|control_interface:control1|s_mux21:timer_lm7|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm6|
|control_interface:control1|s_mux21:timer_lm6|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm5|
|control_interface:control1|s_mux21:timer_lm5|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm4|
|control_interface:control1|s_mux21:timer_lm4|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm3|
|control_interface:control1|s_mux21:timer_lm3|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm2|
|control_interface:control1|s_mux21:timer_lm2|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm1|
|control_interface:control1|s_mux21:timer_lm1|s_or2:Z1|
|control_interface:control1|s_mux21:timer_lm0|
|control_interface:control1|s_mux21:timer_lm0|s_or2:Z1|
|control_interface:control1|l2_e:un1_timer_zero13_1_0_0_L|
|control_interface:control1|l2_e:un1_timer_zero13_1_0_0_L|s_or2:G_1|
|control_interface:control1|l2_1:un1_un1_SC_BL_2_L|
|control_interface:control1|l4_1:un1_timer_zero13_1_0_0_L1|
|control_interface:control1|l3_70:un1_timer_zero13_1_0_0_and2_L|
|control_interface:control1|l3_70:un1_timer_zero13_1_0_0_and2_L|s_or2:G_3|
|control_interface:control1|l4_1:un1_timer_zero13_1_0_0_L2|
|control_interface:control1|l2_9:timer_c0_L|
|control_interface:control1|l2_9:timer_c0_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c0_C|
|control_interface:control1|l2_e:timer_c0_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c1_L|
|control_interface:control1|l2_9:timer_c1_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c1_C|
|control_interface:control1|l2_e:timer_c1_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c2_L|
|control_interface:control1|l2_9:timer_c2_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c2_C|
|control_interface:control1|l2_e:timer_c2_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c3_L|
|control_interface:control1|l2_9:timer_c3_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c3_C|
|control_interface:control1|l2_e:timer_c3_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c4_L|
|control_interface:control1|l2_9:timer_c4_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c4_C|
|control_interface:control1|l2_e:timer_c4_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c5_L|
|control_interface:control1|l2_9:timer_c5_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c5_C|
|control_interface:control1|l2_e:timer_c5_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c6_L|
|control_interface:control1|l2_9:timer_c6_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c6_C|
|control_interface:control1|l2_e:timer_c6_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c7_L|
|control_interface:control1|l2_9:timer_c7_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c7_C|
|control_interface:control1|l2_e:timer_c7_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c8_L|
|control_interface:control1|l2_9:timer_c8_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c8_C|
|control_interface:control1|l2_e:timer_c8_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c9_L|
|control_interface:control1|l2_9:timer_c9_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c9_C|
|control_interface:control1|l2_e:timer_c9_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c10_L|
|control_interface:control1|l2_9:timer_c10_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c10_C|
|control_interface:control1|l2_e:timer_c10_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c11_L|
|control_interface:control1|l2_9:timer_c11_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c11_C|
|control_interface:control1|l2_e:timer_c11_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c12_L|
|control_interface:control1|l2_9:timer_c12_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c12_C|
|control_interface:control1|l2_e:timer_c12_C|s_or2:G_1|
|control_interface:control1|l2_9:timer_c13_L|
|control_interface:control1|l2_9:timer_c13_L|21mux:G_2|
|control_interface:control1|l2_e:timer_c13_C|
|control_interface:control1|l2_e:timer_c13_C|s_or2:G_1|
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -