亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? modelsim.ini

?? IC內(nèi)核的設(shè)計源碼!其中包含MP3內(nèi)核
?? INI
字號:
[Library]
others = $MODEL_TECH/../modelsim.ini

work = work
[vcom]
; Turn on VHDL-1993 as the default. Normally is off.
; VHDL93 = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn off unbound-component warnings. Default is on.
; Show_Warning1 = 0

; Turn off process-without-a-wait-statement warnings. Default is on.
; Show_Warning2 = 0

; Turn off null-range warnings. Default is on.
; Show_Warning3 = 0

; Turn off no-space-in-time-literal warnings. Default is on.
; Show_Warning4 = 0

; Turn off multiple-drivers-on-unresolved-signal warnings. Default is on.
; Show_Warning5 = 0

; Turn off optimization for IEEE std_logic_1164 package. Default is on.
; Optimize_1164 = 0

; Turn on resolving of ambiguous function overloading in favor of the
; "explicit" function declaration (not the one automatically created by
; the compiler for each type declaration). Default is off.
; Explicit = 1

; Turn off VITAL compliance checking. Default is checking on.
; NoVitalCheck = 1

; Ignore VITAL compliance checking errors. Default is to not ignore.
; IgnoreVitalErrors = 1

; Turn off VITAL compliance checking warnings. Default is to show warnings.
; Show_VitalChecksWarnings = false

; Turn off acceleration of the VITAL packages. Default is to accelerate.
; NoVital = 1

; Turn off inclusion of debugging info within design units. Default is to include.
; NoDebug = 1

; Turn off "loading..." messages. Default is messages on.
; Quiet = 1

; Turn on some limited synthesis rule compliance checking. Checks only:
;	-- signals used (read) by a process must be in the sensitivity list
; CheckSynthesis = 1

; Require the user to specify a configuration for all bindings,
; and do not generate a compile time default binding for the
; component. This will result in an elaboration error of
; 'component not bound' if the user fails to do so. Avoids the rare
; issue of a false dependency upon the unused default binding.

; RequireConfigForAllDefaultBinding = 1 

[vlog]

; Turn off inclusion of debugging info within design units. Default is to include.
; NoDebug = 1

; Turn off "loading..." messages. Default is messages on.
; Quiet = 1

; Turn on Verilog hazard checking (order-dependent accessing of global vars).
; Default is off.
; Hazard = 1

; Turn on converting regular Verilog identifiers to uppercase. Allows case
; insensitivity for module names. Default is no conversion.
; UpCase = 1

; Turns on incremental compilation of modules 
; Incremental = 1

[vsim]
; Simulator resolution
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
Resolution = ns

; User time unit for run commands
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
; unit specified for Resolution. For example, if Resolution is 100ps,
; then UserTimeUnit defaults to ps.
UserTimeUnit = default

; Default run length
RunLength = 100

; Maximum iterations that can be run without advancing simulation time
IterationLimit = 5000

; Directive to license manager:
; vhdl          Immediately reserve a VHDL license
; vlog          Immediately reserve a Verilog license
; plus          Immediately reserve a VHDL and Verilog license
; nomgc         Do not look for Mentor Graphics Licenses
; nomti         Do not look for Model Technology Licenses
; noqueue       Do not wait in the license queue when a license isn't available
; License = plus

; Stop the simulator after an assertion message
; 0 = Note  1 = Warning  2 = Error  3 = Failure  4 = Fatal
BreakOnAssertion = 3

; Assertion Message Format
; %S - Severity Level 
; %R - Report Message
; %T - Time of assertion
; %D - Delta
; %I - Instance or Region pathname (if available)
; %% - print '%' character
; AssertionFormat = "** %S: %R\n   Timf: %T  Iteration: %D%I\n"

; Assertion File - alternate file for storing assertion messages
; AssertFile = assert.log

; Default radix for all windows and commands...
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
DefaultRadix = symbolic

; VSIM Startup command
; Startup = do startup.do

; File for saving command transcript
TranscriptFile = transcript

; File for saving command history 
;CommandHistory = cmdhist.log

; Specify whether paths in simulator commands should be described 
; in VHDL or Verilog format. For VHDL, PathSeparator = /
; for Verilog, PathSeparator = .
PathSeparator = /

; Specify the dataset separator for fully rooted contexts.
; The default is ':'. For example, sim:/top
; Must not be the same character as PathSeparator.
DatasetSeparator = :

; Disable assertion messages
; IgnoreNote = 1
; IgnoreWarning = 1
; IgnoreError = 1
; IgnoreFailure = 1

; Default force kind. May be freeze, drive, or deposit 
; or in other terms, fixed, wired or charged.
; DefaultForceKind = freeze

; If zero, open files when elaborated
; else open files on first read or write
; DelayFileOpen = 0

; Control VHDL files opened for write
;   0 = Buffered, 1 = Unbuffered
UnbufferedOutput = 0

; Control number of VHDL files open concurrently
;   This number should always be less then the 
;   current ulimit setting for max file descriptors
;   0 = unlimited
ConcurrentFileLimit = 40

; This controls the number of hierarchical regions displayed as
; part of a signal name shown in the waveform window.  The default
; value or a value of zero tells VSIM to display the full name.
; WaveSignalNameWidth = 0

; Turn off warnings from the std_logic_arith, std_logic_unsigned
; and std_logic_signed packages.
; StdArithNoWarnings = 1

; Turn off warnings from the IEEE numeric_std and numeric_bit
; packages.
; NumericStdNoWarnings = 1

; Control the format of a generate statement label. Don't quote it.
; GenerateFormat = %s__%d

; Specify whether checkpoint files should be compressed.
; The default is to be compressed.
; CheckpointCompressMode = 0

; List of dynamically loaded objects for Verilog PLI applications
; Veriuser = veriuser.sl

[lmc]
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software
libsm = $MODEL_TECH/libsm.sl
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software (Windows NT)
; libsm = $MODEL_TECH/libsm.dll
;  Logic Modeling's SmartModel SWIFT software (HP 9000 Series 700)
; libswift = $LMC_HOME/lib/hp700.lib/libswift.sl
;  Logic Modeling's SmartModel SWIFT software (IBM RISC System/6000)
; libswift = $LMC_HOME/lib/ibmrs.lib/swift.o
;  Logic Modeling's SmartModel SWIFT software (Sun4 Solaris)
; libswift = $LMC_HOME/lib/sun4Solaris.lib/libswift.so
;  Logic Modeling's SmartModel SWIFT software (Sun4 SunOS)
;	do setenv LD_LIBRARY_PATH $LMC_HOME/lib/sun4SunOS.lib
;	and run "vsim.swift".
;  Logic Modeling's SmartModel SWIFT software (Windows NT)
; libswift = $LMC_HOME/lib/pcnt.lib/libswift.dll

; ModelSim's interface to Logic Modeling's hardware modeler SFI software
libhm = $MODEL_TECH/libhm.sl
; ModelSim's interface to Logic Modeling's hardware modeler SFI software (Windows NT)
; libhm = $MODEL_TECH/libhm.dll
;  Logic Modeling's hardware modeler SFI software (HP 9000 Series 700)
; libsfi = <sfi_dir>/lib/hp700/libsfi.sl
;  Logic Modeling's hardware modeler SFI software (IBM RISC System/6000)
; libsfi = <sfi_dir>/lib/rs6000/libsfi.a
;  Logic Modeling's hardware modeler SFI software (Sun4 Solaris)
; libsfi = <sfi_dir>/lib/sun4.solaris/libsfi.so
;  Logic Modeling's hardware modeler SFI software (Sun4 SunOS)
; libsfi = <sfi_dir>/lib/sun4.sunos/libsfi.so
;  Logic Modeling's hardware modeler SFI software (Window NT)
; libsfi = <sfi_dir>/lib/pcnt/lm_sfi.dll

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久99在线观看| 久久综合成人精品亚洲另类欧美| 秋霞av亚洲一区二区三| 久久嫩草精品久久久精品一| 欧美视频自拍偷拍| heyzo一本久久综合| 国产资源精品在线观看| 欧美aⅴ一区二区三区视频| 夜夜嗨av一区二区三区四季av| 欧美精选午夜久久久乱码6080| 成人免费视频app| 国内精品第一页| 久久99精品视频| 日韩电影免费一区| 天天射综合影视| 亚洲国产成人高清精品| 久久久精品国产免费观看同学| 欧美伊人久久久久久午夜久久久久| 国产98色在线|日韩| 国产九九视频一区二区三区| 国内成人自拍视频| 国产福利91精品一区二区三区| 麻豆免费看一区二区三区| 日韩中文字幕91| 亚洲柠檬福利资源导航| 亚洲欧美另类图片小说| 亚洲免费在线播放| 亚洲自拍欧美精品| 亚洲国产人成综合网站| 一区二区三区中文字幕| 午夜欧美在线一二页| 日韩精品视频网站| 国产剧情一区二区三区| 久久er精品视频| 国产激情一区二区三区四区| 成人黄色免费短视频| 91女人视频在线观看| 欧洲av在线精品| 91精品国产91久久久久久最新毛片| 欧美日韩aaaaaa| 日韩一区二区电影在线| 日本一区二区三区四区| 亚洲色图视频网| 视频一区欧美精品| 国产精品一线二线三线| 国产激情精品久久久第一区二区 | 亚洲一区二区偷拍精品| 天天影视涩香欲综合网| 国产主播一区二区| 色婷婷国产精品综合在线观看| 欧美日韩国产影片| 久久久久9999亚洲精品| 中文字幕在线观看不卡| 国产免费成人在线视频| 午夜精品一区二区三区免费视频 | 洋洋av久久久久久久一区| 久热成人在线视频| 一本大道久久a久久综合| 色婷婷亚洲精品| 精品国产免费久久| 亚洲夂夂婷婷色拍ww47 | 91精品午夜视频| wwwwww.欧美系列| 一区二区三区成人在线视频| 久久精品久久99精品久久| 99re成人在线| 久久久天堂av| 日韩av中文字幕一区二区| 成人午夜电影网站| 宅男在线国产精品| 亚洲三级理论片| 国产.欧美.日韩| 日韩一卡二卡三卡四卡| ...xxx性欧美| 丁香网亚洲国际| 精品久久久久一区| 天堂蜜桃91精品| a级高清视频欧美日韩| wwwwww.欧美系列| 日韩和欧美的一区| 欧美午夜精品久久久| 18成人在线观看| 成人免费电影视频| 精品国产欧美一区二区| 久久99精品视频| 欧美一级一区二区| 天天亚洲美女在线视频| 在线成人小视频| 丝袜亚洲精品中文字幕一区| 91黄色激情网站| 亚洲一区二区视频在线| 色婷婷综合久色| 亚洲永久精品国产| 91官网在线观看| 亚洲一区二区三区四区五区中文| 成人福利视频在线看| 久久精品人人做| 国产69精品久久99不卡| 精品国产一区二区三区四区四| 免费看欧美美女黄的网站| 欧美一区二区三区免费视频| 日本三级韩国三级欧美三级| 欧美一区二区精品在线| 捆绑紧缚一区二区三区视频 | 久久午夜免费电影| 国内精品伊人久久久久av影院| 亚洲精品一区二区三区四区高清| 激情五月婷婷综合| 国产免费久久精品| 国产精品亚洲午夜一区二区三区 | 老色鬼精品视频在线观看播放| 欧美一级二级三级乱码| 精品在线视频一区| 欧美国产日韩亚洲一区| 成人免费观看av| 一区二区三区四区在线| 欧美高清精品3d| 国产一区二区剧情av在线| 精品国产一区二区三区四区四| 日本少妇一区二区| 中文字幕巨乱亚洲| 欧美日本一道本在线视频| 亚洲不卡在线观看| 精品久久久久久久久久久院品网| 国模套图日韩精品一区二区| 中文欧美字幕免费| 欧美三级乱人伦电影| 调教+趴+乳夹+国产+精品| 久久美女高清视频| 欧亚洲嫩模精品一区三区| 国产一二三精品| 自拍偷拍欧美精品| 欧美放荡的少妇| 懂色av一区二区三区免费观看| 亚洲一区二区黄色| 久久夜色精品一区| 欧美一二三四在线| 欧美视频在线一区| 99热精品国产| 国产精品资源在线观看| 奇米影视一区二区三区| 亚洲18色成人| 亚洲精品国产精品乱码不99| 国产精品色在线观看| 国产亚洲制服色| 国产视频视频一区| 国产日产精品一区| 国产午夜亚洲精品午夜鲁丝片| 精品日韩一区二区| 精品国产一区二区在线观看| 日韩欧美一级二级三级| 日韩亚洲欧美一区二区三区| 欧美日韩三级在线| 欧美日韩国产首页| 欧美精品久久久久久久多人混战 | 男人的j进女人的j一区| 天天免费综合色| 亚洲6080在线| 亚洲免费观看高清| 欧美激情一区三区| 国产色产综合色产在线视频| 日韩欧美一级片| 日韩视频国产视频| 91在线观看免费视频| 欧美在线观看一区二区| 99re在线视频这里只有精品| 国产精品99久久久久久似苏梦涵| 美女性感视频久久| 日日摸夜夜添夜夜添亚洲女人| 中文字幕高清不卡| 一区二区三区资源| 亚洲精品欧美二区三区中文字幕| 国产精品成人一区二区艾草| 亚洲人亚洲人成电影网站色| 亚洲色图欧美偷拍| 亚洲免费观看在线观看| 亚洲卡通欧美制服中文| 日韩经典一区二区| 日韩精品成人一区二区三区| 午夜精品久久久久久久99水蜜桃 | 寂寞少妇一区二区三区| 青青草97国产精品免费观看无弹窗版| 午夜视频在线观看一区二区| 日韩二区在线观看| 精品制服美女丁香| 国产成人一级电影| 欧美日韩国产大片| 欧美二区乱c少妇| 久久综合久久99| 一区二区激情视频| 日韩精品一区第一页| 久久精品二区亚洲w码| 精品一区二区三区在线播放视频| av不卡一区二区三区| 色综合色狠狠综合色| 欧美疯狂做受xxxx富婆| 久久精品人人做人人综合 | 美女任你摸久久| 国产福利不卡视频| 欧美色图片你懂的|