亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? proc-xscale.s

?? 自己根據lkd和情境分析
?? S
?? 第 1 頁 / 共 2 頁
字號:
/* *  linux/arch/arm/mm/proc-xscale.S * *  Author:	Nicolas Pitre *  Created:	November 2000 *  Copyright:	(C) 2000, 2001 MontaVista Software Inc. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. * * MMU functions for the Intel XScale CPUs * * 2001 Aug 21:	 *	some contributions by Brett Gaines <brett.w.gaines@intel.com> *	Copyright 2001 by Intel Corp. * * 2001 Sep 08: *	Completely revisited, many important fixes *	Nicolas Pitre <nico@cam.org> */#include <linux/config.h>#include <linux/linkage.h>#include <asm/assembler.h>#include <asm/constants.h>#include <asm/procinfo.h>#include <asm/hardware.h>#include <asm/proc/pgtable.h>/* * Some knobs for cache allocation policy. * Allocate on write may or may not be beneficial depending on the memory * usage pattern of your main application.  Write through cache is definitely * a performance loss in most cases, but might be used for special purposes. */#define PMD_CACHE_WRITE_ALLOCATE 1#define PTE_CACHE_WRITE_ALLOCATE 1#define CACHE_WRITE_THROUGH 0/* * There are errata that say that dirty status bits in the cache may get * corrupted. The workaround significantly affects performance, and the bug * _might_ just not be that visible or critical to you, so it is configurable. * Let's hope a future core revision will tell us this was only a bad dream. * But in the mean time the risk and tradeoff is yours to decide.... */#ifdef CONFIG_XSCALE_CACHE_ERRATA#undef CACHE_WRITE_THROUGH#define CACHE_WRITE_THROUGH 1#endif/*  * This is the maximum size of an area which will be flushed.  If the area * is larger than this, then we flush the whole cache */#define MAX_AREA_SIZE	32768/* * the cache line size of the I and D cache */#define CACHELINESIZE	32/* * the size of the data cache */#define CACHESIZE	32768/* * and the page size */#define PAGESIZE	4096/* * Virtual address used to allocate the cache when flushed * * This must be an address range which is _never_ used.  It should  * apparently have a mapping in the corresponding page table for  * compatibility with future CPUs that _could_ require it.  For instance we * don't care. * * This must be aligned on a 2*CACHESIZE boundary.  The code selects one of * the 2 areas in alternance each time the clean_d_cache macro is used. * Without this the XScale core exhibits cache eviction problems and no one * knows why.   * * Reminder: the vector table is located at 0xffff0000-0xffff0fff. */#define CLEAN_ADDR	0xfffe0000/* * This macro is used to wait for a CP15 write and is needed * when we have to ensure that the last operation to the co-pro * was completed before continuing with operation. */	.macro	cpwait, rd	mrc	p15, 0, \rd, c2, c0, 0		@ arbitrary read of cp15	mov	\rd, \rd			@ wait for completion	sub 	pc, pc, #4			@ flush instruction pipeline	.endm		.macro	cpwait_ret, lr, rd	mrc	p15, 0, \rd, c2, c0, 0		@ arbitrary read of cp15	sub	pc, \lr, \rd, LSR #32		@ wait for completion and						@ flush instruction pipeline	.endm#if !CACHE_WRITE_THROUGH/* * This macro cleans the entire dcache using line allocate. * The main loop has been unrolled to reduce loop overhead. * rd and rs are two scratch registers. */	.macro  clean_d_cache, rd, rs	ldr	\rs, =clean_addr	ldr	\rd, [\rs]	eor	\rd, \rd, #CACHESIZE	str	\rd, [\rs]	add	\rs, \rd, #CACHESIZE1:	mcr	p15, 0, \rd, c7, c2, 5		@ allocate D cache line	add	\rd, \rd, #CACHELINESIZE	mcr	p15, 0, \rd, c7, c2, 5		@ allocate D cache line	add	\rd, \rd, #CACHELINESIZE	mcr	p15, 0, \rd, c7, c2, 5		@ allocate D cache line	add	\rd, \rd, #CACHELINESIZE	mcr	p15, 0, \rd, c7, c2, 5		@ allocate D cache line	add	\rd, \rd, #CACHELINESIZE	teq	\rd, \rs	bne	1b	.endm	.macro	clean_d_line,	rd	mcr	p15, 0, \rd, c7, c10, 1	.endm	.dataclean_addr:	.word	CLEAN_ADDR#else/* * If cache is write-through, there is no need to clean it. * Simply invalidating will do. */	.macro  clean_d_cache, rd, rs	mcr	p15, 0, \rd, c7, c6, 0	.endm	/* let's try to skip this needless operations at least within loops */	.macro	clean_d_line,	rd	.endm#endif	.text/* * cpu_xscale_data_abort() * * obtain information about current aborted instruction. * Note: we read user space.  This means we might cause a data * abort here if the I-TLB and D-TLB aren't seeing the same * picture.  Unfortunately, this does happen.  We live with it. * *  r2 = address of aborted instruction *  r3 = cpsr * * Returns: *  r0 = address of abort *  r1 != 0 if writing *  r3 = FSR *  r4 = corrupted */	.align	5ENTRY(cpu_xscale_data_abort)	mrc	p15, 0, r3, c5, c0, 0		@ get FSR	mrc	p15, 0, r0, c6, c0, 0		@ get FAR	ldr	r1, [r2]			@ read aborted instruction	and	r3, r3, #255	tst	r1, r1, lsr #21			@ C = bit 20	sbc	r1, r1, r1			@ r1 = C - 1	mov	pc, lr/* * cpu_xscale_check_bugs() */ENTRY(cpu_xscale_check_bugs)	mrs	ip, cpsr	bic	ip, ip, #F_BIT	msr	cpsr, ip	mov	pc, lr#ifndef CONFIG_XSCALE_CACHE_ERRATA/* * cpu_xscale_proc_init() * * Nothing too exciting at the moment */ENTRY(cpu_xscale_proc_init)	mov	pc, lr#else/* * We enable the cache here, but we make sure all the status bits for dirty * lines are cleared as well (see PXA250 erratum #120). */ENTRY(cpu_xscale_proc_init)	@ enable data cache	ldr	r0, cr_p	ldmia	r0, {r1, r2}	orr	r1, r1, #0x4	orr	r2, r2, #0x4	stmia	r0, {r1, r2}	mcr	p15, 0, r1, c1, c0, 0	cpwait	r0	@ invalidate data cache	mcr	p15, 0, r0, c7, c6, 0	@ fill main cache with write-through lines	bic	r0, pc, #0x1f	add	r1, r0, #CACHESIZE1:	ldr	r2, [r0], #32	cmp	r0, r1	bne	1b	@ enable test feature to force all fills to the mini-cache	mov	r1, #0x8	mcr	p15, 0, r1, c15, c15, 3	@ fill mini-cache with write-through lines (2kbytes, 64 lines)	add	r1, r0, #20482:	ldr	r2, [r0], #32	cmp	r0, r1	bne	2b	@ disable test feature to force all fills to the mini-cache	mov	r1, #0x0	mcr	p15, 0, r1, c15, c15, 3	@ invalidate data cache again	mcr	p15, 0, r1, c7, c6, 0	mov	pc, lrcr_p:	.long	SYMBOL_NAME(cr_alignment)#endif/* * cpu_xscale_proc_fin() */ENTRY(cpu_xscale_proc_fin)	str	lr, [sp, #-4]!	mov	r0, #F_BIT|I_BIT|SVC_MODE	msr	cpsr_c, r0	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register	bic	r0, r0, #0x1800			@ ...IZ...........	bic	r0, r0, #0x0006			@ .............CA.	mcr	p15, 0, r0, c1, c0, 0		@ disable caches	bl	cpu_xscale_cache_clean_invalidate_all	@ clean caches	ldr	pc, [sp], #4/* * cpu_xscale_reset(loc) * * Perform a soft reset of the system.  Put the CPU into the * same state as it would be if it had been reset, and branch * to what would be the reset vector. * * loc: location to jump to for soft reset */	.align	5ENTRY(cpu_xscale_reset)	mov	r1, #F_BIT|I_BIT|SVC_MODE	msr	cpsr_c, r1			@ reset CPSR	mrc	p15, 0, r1, c1, c0, 0		@ ctrl register	bic	r1, r1, #0x0086			@ ........B....CA.	bic	r1, r1, #0x1900			@ ...IZ..S........	mcr	p15, 0, r1, c1, c0, 0		@ ctrl register	mcr	p15, 0, ip, c7, c7, 0		@ invalidate I,D caches & BTB	bic	r1, r1, #0x0001			@ ...............M	mcr	p15, 0, r1, c1, c0, 0		@ ctrl register	@ CAUTION: MMU turned off from this point. We count on the pipeline 	@ already containing those two last instructions to survive.	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs	mov	pc, r0/* * cpu_xscale_do_idle(type) * * Cause the processor to idle * * type:  *   0 = slow idle *   1 = fast idle *   2 = switch to slow processor clock *   3 = switch to fast processor clock * * For now we do nothing but go to idle mode for every case * * XScale supports clock switching, but using idle mode support * allows external hardware to react to system state changes. */	.align	5ENTRY(cpu_xscale_do_idle)	mov	r0, #1	mcr	p14, 0, r0, c7, c0, 0		@ Go to IDLE	mov	pc, lr/* ================================= CACHE ================================ *//* * cpu_xscale_cache_clean_invalidate_all (void) * * clean and invalidate all cache lines * * Note: *  1. We should preserve r0 at all times. *  2. Even if this function implies cache "invalidation" by its name, *     we don't need to actually use explicit invalidation operations *     since the goal is to discard all valid references from the cache *     and the cleaning of it already has that effect. *  3. Because of 2 above and the fact that kernel space memory is always *     coherent across task switches there is no need to worry about *     inconsistencies due to interrupts, ence no irq disabling. */	.align	5ENTRY(cpu_xscale_cache_clean_invalidate_all)	mov	r2, #1cpu_xscale_cache_clean_invalidate_all_r2:	clean_d_cache r0, r1	teq	r2, #0	mcrne	p15, 0, ip, c7, c5, 0		@ Invalidate I cache & BTB	mcr	p15, 0, ip, c7, c10, 4		@ Drain Write (& Fill) Buffer	mov	pc, lr/* * cpu_xscale_cache_clean_invalidate_range(start, end, flags) * * clean and invalidate all cache lines associated with this area of memory * * start: Area start address * end:   Area end address * flags: nonzero for I cache as well */	.align	5ENTRY(cpu_xscale_cache_clean_invalidate_range)	bic	r0, r0, #CACHELINESIZE - 1	@ round down to cache line	sub	r3, r1, r0	cmp	r3, #MAX_AREA_SIZE	bhi	cpu_xscale_cache_clean_invalidate_all_r21:	clean_d_line r0				@ Clean D cache line	mcr	p15, 0, r0, c7, c6, 1		@ Invalidate D cache line	add	r0, r0, #CACHELINESIZE	cmp	r0, r1	blo	1b	teq	r2, #0	mcr	p15, 0, ip, c7, c10, 4		@ Drain Write (& Fill) Buffer	moveq	pc, lr	sub	r0, r0, r31:	mcr	p15, 0, r0, c7, c5, 1		@ Invalidate I cache line	add	r0, r0, #CACHELINESIZE	cmp	r0, r1	blo	1b	mcr	p15, 0, ip, c7, c5, 6		@ Invalidate BTB	mov	pc, lr/* * cpu_xscale_flush_ram_page(page) * * clean all cache lines associated with this memory page * * page: page to clean */	.align	5ENTRY(cpu_xscale_flush_ram_page)#if !CACHE_WRITE_THROUGH	mov	r1, #PAGESIZE1:	mcr	p15, 0, r0, c7, c10, 1		@ Clean D cache line	add	r0, r0, #CACHELINESIZE	mcr	p15, 0, r0, c7, c10, 1		@ Clean D cache line	add	r0, r0, #CACHELINESIZE	subs	r1, r1, #2 * CACHELINESIZE	bne	1b#endif	mcr	p15, 0, ip, c7, c10, 4		@ Drain Write (& Fill) Buffer	mov	pc, lr/* ================================ D-CACHE =============================== *//* * cpu_xscale_dcache_invalidate_range(start, end) * * throw away all D-cached data in specified region without an obligation * to write them back.  Note however that on XScale we must clean all * entries also due to hardware errata (80200 A0 & A1 only). * * start: virtual start address * end:   virtual end address */	.align	5ENTRY(cpu_xscale_dcache_invalidate_range)	mrc	p15, 0, r2, c0, c0, 0		@ Read part no.	eor	r2, r2, #0x69000000	eor	r2, r2, #0x00052000		@ 80200 XX part no.	bics	r2, r2, #0x1			@ Clear LSB in revision field	moveq	r2, #0	beq	cpu_xscale_cache_clean_invalidate_range	@ An 80200 A0 or A1	tst	r0, #CACHELINESIZE - 1	mcrne	p15, 0, r0, c7, c10, 1		@ Clean D cache line	tst	r1, #CACHELINESIZE - 1	mcrne	p15, 0, r1, c7, c10, 1		@ Clean D cache line	bic	r0, r0, #CACHELINESIZE - 1	@ round down to cache line1:	mcr	p15, 0, r0, c7, c6, 1		@ Invalidate D cache line	add	r0, r0, #CACHELINESIZE	cmp	r0, r1	blo	1b	mov	pc, lr/* * cpu_xscale_dcache_clean_range(start, end) * * For the specified virtual address range, ensure that all caches contain * clean data, such that peripheral accesses to the physical RAM fetch * correct data. * * start: virtual start address * end:   virtual end address */	.align	5ENTRY(cpu_xscale_dcache_clean_range)#if !CACHE_WRITE_THROUGH	bic	r0, r0, #CACHELINESIZE - 1	sub	r2, r1, r0	cmp	r2, #MAX_AREA_SIZE	movhi	r2, #0	bhi	cpu_xscale_cache_clean_invalidate_all_r21:	mcr	p15, 0, r0, c7, c10, 1		@ Clean D cache line	add	r0, r0, #CACHELINESIZE	mcr	p15, 0, r0, c7, c10, 1		@ Clean D cache line	add	r0, r0, #CACHELINESIZE	cmp	r0, r1	blo	1b#endif	mcr	p15, 0, ip, c7, c10, 4		@ Drain Write (& Fill) Buffer	mov	pc, lr/* * cpu_xscale_clean_dcache_page(page) * * Cleans a single page of dcache so that if we have any future aliased * mappings, they will be consistent at the time that they are created. * * Note: *  1. we don't need to flush the write buffer in this case. [really? -Nico] *  2. we don't invalidate the entries since when we write the page *     out to disk, the entries may get reloaded into the cache. */	.align	5ENTRY(cpu_xscale_dcache_clean_page)#if !CACHE_WRITE_THROUGH	mov	r1, #PAGESIZE1:	mcr	p15, 0, r0, c7, c10, 1		@ Clean D cache line	add	r0, r0, #CACHELINESIZE	mcr	p15, 0, r0, c7, c10, 1		@ Clean D cache line	add	r0, r0, #CACHELINESIZE	mcr	p15, 0, r0, c7, c10, 1		@ Clean D cache line	add	r0, r0, #CACHELINESIZE	mcr	p15, 0, r0, c7, c10, 1		@ Clean D cache line	add	r0, r0, #CACHELINESIZE	subs	r1, r1, #4 * CACHELINESIZE	bne	1b#endif	mcr	p15, 0, ip, c7, c10, 4		@ Drain Write (& Fill) Buffer	mov	pc, lr/* * cpu_xscale_dcache_clean_entry(addr) * * Clean the specified entry of any caches such that the MMU * translation fetches will obtain correct data. * * addr: cache-unaligned virtual address */	.align	5ENTRY(cpu_xscale_dcache_clean_entry)	mcr	p15, 0, r0, c7, c10, 1		@ Clean D cache line	mcr	p15, 0, ip, c7, c10, 4		@ Drain Write (& Fill) Buffer	mov	pc, lr/* ================================ I-CACHE =============================== *//* * cpu_xscale_icache_invalidate_range(start, end) * * invalidate a range of virtual addresses from the Icache * * start: virtual start address * end:   virtual end address * * Note: This is vaguely defined as supposed to bring the dcache and the  *       icache in sync by the way this function is used. */	.align	5ENTRY(cpu_xscale_icache_invalidate_range)	bic	r0, r0, #CACHELINESIZE - 11:	clean_d_line r0				@ Clean D cache line	mcr	p15, 0, r0, c7, c5, 1		@ Invalidate I cache line	add	r0, r0, #CACHELINESIZE	cmp	r0, r1	blo	1b	mcr	p15, 0, ip, c7, c5, 6		@ Invalidate BTB	mcr	p15, 0, ip, c7, c10, 4		@ Drain Write (& Fill) Buffer

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品视频在线观看免费 | 国产成人综合在线播放| 欧美精品一区二区三区在线 | 亚洲国产综合色| 日韩av一区二区在线影视| 欧美日韩亚洲高清一区二区| 精品一区二区三区av| 成人av网在线| 欧美精品日韩一本| 国产91精品入口| 午夜精品久久久久久久久久| 成人免费在线视频观看| 久久久久久麻豆| 亚洲午夜久久久久久久久电影院| 激情综合网激情| 日本电影亚洲天堂一区| 久久久久久久av麻豆果冻| 亚洲一区在线电影| 国产在线一区观看| 欧美一区二区三区成人| 正在播放一区二区| 欧美性感一类影片在线播放| 国产精品 欧美精品| 亚洲综合激情另类小说区| 国产丝袜在线精品| 国产精品天干天干在线综合| 欧美大片一区二区| 久久久久久97三级| 成人美女在线视频| 色8久久人人97超碰香蕉987| 精品国产乱码久久久久久1区2区| 亚洲午夜精品在线| 欧美日韩午夜影院| 一区二区三区四区激情| 色婷婷狠狠综合| 亚洲在线成人精品| 91免费看片在线观看| 国产精品女同互慰在线看 | 精品国产一区二区三区久久久蜜月| 一区二区三区四区高清精品免费观看| av色综合久久天堂av综合| 国产精品欧美久久久久无广告| av在线播放一区二区三区| 国产精品电影一区二区| 91婷婷韩国欧美一区二区| 亚洲日本va在线观看| 91亚洲国产成人精品一区二三| 日本精品视频一区二区| 亚洲日本在线视频观看| 艳妇臀荡乳欲伦亚洲一区| 亚洲午夜在线电影| 亚洲国产aⅴ成人精品无吗| 欧美日韩国产首页在线观看| 制服丝袜一区二区三区| 精品99一区二区三区| 欧美精品一区二区三区高清aⅴ| 欧美成人精品二区三区99精品| 国产精品久久久久久亚洲伦 | 欧美va亚洲va香蕉在线| 国产精品国产三级国产aⅴ中文| 亚洲综合免费观看高清在线观看| 久久er精品视频| 精品视频免费在线| ...av二区三区久久精品| 日韩成人精品在线观看| a在线播放不卡| 国产精品天干天干在线综合| 国产一区二三区好的| 欧美一级高清片在线观看| 久久国产婷婷国产香蕉| 91精品国产麻豆| 一区二区三区鲁丝不卡| 色综合中文字幕国产 | 中文字幕在线观看不卡| 色狠狠一区二区| 一区二区久久久| 欧美日韩亚洲综合| 日韩国产成人精品| 日韩亚洲欧美中文三级| 国产精品免费视频观看| 日韩精品乱码免费| 免费在线观看不卡| 欧美电影在哪看比较好| 日韩电影免费在线看| 99精品久久免费看蜜臀剧情介绍| 精品捆绑美女sm三区| 91成人免费在线| 日日摸夜夜添夜夜添精品视频| 国产欧美日韩视频一区二区| 欧美日韩一区中文字幕| 成人av动漫在线| 极品瑜伽女神91| 天堂成人国产精品一区| 亚洲免费成人av| 欧美高清在线视频| 精品日韩一区二区三区| 欧美日韩二区三区| 色噜噜久久综合| av午夜精品一区二区三区| 国产精品一级片| 精品亚洲aⅴ乱码一区二区三区| 亚洲一区二区在线免费看| 国产精品护士白丝一区av| 精品福利av导航| 日韩精品专区在线| 欧美一区二区女人| 欧美一区2区视频在线观看| 欧美色网站导航| 在线观看亚洲a| 91国偷自产一区二区三区观看| 国产传媒日韩欧美成人| 久久99九九99精品| 精品一区二区免费视频| 日本欧美久久久久免费播放网| 亚洲国产视频a| 亚洲第一会所有码转帖| 亚洲午夜精品在线| 天天综合色天天综合| 亚洲成人在线免费| 同产精品九九九| 日本人妖一区二区| 国产在线视频精品一区| 激情久久五月天| 国产91精品免费| 色综合 综合色| 欧美性受xxxx| 4438成人网| 欧美一区二区三区性视频| 日韩一级片在线观看| 精品国产免费视频| 国产三级一区二区| 自拍av一区二区三区| 亚洲精品一二三四区| 亚洲国产综合91精品麻豆| 日本伊人午夜精品| 国产精品2024| 91麻豆视频网站| 欧美日韩国产经典色站一区二区三区 | 欧美日韩精品是欧美日韩精品| 欧美午夜精品电影| 日韩精品一区二区三区在线| 久久日一线二线三线suv| 国产欧美日韩视频一区二区| 亚洲视频综合在线| 日本欧美韩国一区三区| 国产精品18久久久久久vr| 99久久精品久久久久久清纯| 欧美性做爰猛烈叫床潮| 日韩免费性生活视频播放| 国产欧美日韩视频在线观看| 一区二区成人在线观看| 另类综合日韩欧美亚洲| 成人av第一页| 欧美一区二区观看视频| 国产精品久久久久久久久动漫 | 麻豆国产欧美一区二区三区| 粉嫩欧美一区二区三区高清影视| 欧美综合色免费| 久久午夜老司机| 亚洲一级二级在线| 国产成人亚洲综合色影视| 在线观看亚洲精品视频| 欧美激情综合网| 日韩精品视频网| 99九九99九九九视频精品| 欧美一区二区三区男人的天堂| 欧美国产日本视频| 免费成人在线影院| 欧美综合亚洲图片综合区| 久久精品视频一区二区三区| 玉米视频成人免费看| 国产高清不卡一区二区| 91精品久久久久久久99蜜桃| 综合av第一页| 福利电影一区二区| 日韩欧美电影一二三| 亚洲大尺度视频在线观看| 波多野结衣视频一区| 欧美大片在线观看一区| 亚洲成人午夜影院| 在线影院国内精品| 国产精品免费人成网站| 国模一区二区三区白浆| 91精品国产综合久久久久久久久久 | 久久99最新地址| 欧美肥大bbwbbw高潮| 中文字幕亚洲综合久久菠萝蜜| 韩国视频一区二区| 日韩欧美一区二区三区在线| 亚洲高清视频的网址| 欧美性大战久久久| 亚洲激情男女视频| 91丨porny丨最新| 国产精品久久久久久久浪潮网站| 国产精品夜夜嗨| 久久久久久久综合色一本| 国产精品一区免费视频| 久久亚洲精品国产精品紫薇| 伦理电影国产精品| 欧美大片在线观看|