亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_test_srr.htm

?? 主芯片:Actel的FPGA030,Verilog語言,串口發(fā)送和接收的例程
?? HTM
?? 第 1 頁 / 共 2 頁
字號:
<html><body><samp><pre>
<!@TC:1219108136>
#Build: Synplify Pro 9.0.2A2, Build 250R, Feb 20 2008
#install: D:\Libero\Synplify\synplify_902A2
#OS: Windows XP 5.1
#Hostname: BIMINGMING

#Implementation: synthesis

#Tue Aug 19 09:08:56 2008

<a name=compilerReport1>$ Start of Compile
#Tue Aug 19 09:08:56 2008

Synplicity Verilog Compiler, version 1.0, Build 145R, built Mar  5 2008
Copyright (C) 1994-2008, Synplicity Inc.  All Rights Reserved

@I::"D:\Libero\Synplify\synplify_902A2\lib\proasic\proasic3.v"
@I::"E:\programer_new\UART\project\hdl\rec.v"
@I::"E:\programer_new\UART\project\hdl\send.v"
@I::"E:\programer_new\UART\project\hdl\uart_test.v"
Verilog syntax check successful!
Options changed - recompiling
Selecting top level module uart_test
@N:<a href="@N:CG364:@XP_HELP">CG364</a> : <a href="E:\programer_new\UART\project\hdl\rec.v:20:7:20:10:@N:CG364:@XP_MSG">rec.v(20)</a><!@TM:1219108136> | Synthesizing module rec

<font color=#A52A2A>@W:<a href="@W:CL170:@XP_HELP">CL170</a> : <a href="E:\programer_new\UART\project\hdl\rec.v:74:0:74:6:@W:CL170:@XP_MSG">rec.v(74)</a><!@TM:1219108136> | Pruning bit <9> of UartBuff[9:0] - not in use ...</font>

@N:<a href="@N:CG364:@XP_HELP">CG364</a> : <a href="E:\programer_new\UART\project\hdl\send.v:20:7:20:11:@N:CG364:@XP_MSG">send.v(20)</a><!@TM:1219108136> | Synthesizing module send

<font color=#A52A2A>@W:<a href="@W:CG133:@XP_HELP">CG133</a> : <a href="E:\programer_new\UART\project\hdl\send.v:36:22:36:32:@W:CG133:@XP_MSG">send.v(36)</a><!@TM:1219108136> | No assignment to datainbuf2</font>
@N:<a href="@N:CG364:@XP_HELP">CG364</a> : <a href="E:\programer_new\UART\project\hdl\uart_test.v:20:7:20:16:@N:CG364:@XP_MSG">uart_test.v(20)</a><!@TM:1219108136> | Synthesizing module uart_test

<font color=#A52A2A>@W:<a href="@W:CS148:@XP_HELP">CS148</a> : <a href="E:\programer_new\UART\project\hdl\uart_test.v:57:6:57:13:@W:CS148:@XP_MSG">uart_test.v(57)</a><!@TM:1219108136> | Undriven input rst, tying to 0</font>
<font color=#A52A2A>@W:<a href="@W:CS148:@XP_HELP">CS148</a> : <a href="E:\programer_new\UART\project\hdl\uart_test.v:65:7:65:15:@W:CS148:@XP_MSG">uart_test.v(65)</a><!@TM:1219108136> | Undriven input rst, tying to 0</font>
<font color=#A52A2A>@W:<a href="@W:CG360:@XP_HELP">CG360</a> : <a href="E:\programer_new\UART\project\hdl\uart_test.v:35:9:35:16:@W:CG360:@XP_MSG">uart_test.v(35)</a><!@TM:1219108136> | No assignment to wire clk100M</font>

<font color=#A52A2A>@W:<a href="@W:CL189:@XP_HELP">CL189</a> : <a href="E:\programer_new\UART\project\hdl\send.v:67:0:67:6:@W:CL189:@XP_MSG">send.v(67)</a><!@TM:1219108136> | Register bit datainbuf[0] is always 0, optimizing ...</font>
<font color=#A52A2A>@W:<a href="@W:CL171:@XP_HELP">CL171</a> : <a href="E:\programer_new\UART\project\hdl\send.v:67:0:67:6:@W:CL171:@XP_MSG">send.v(67)</a><!@TM:1219108136> | Pruning Register bit <0> of datainbuf[9:0] </font>

@END
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
# Tue Aug 19 09:08:56 2008

###########################################################]
Synplicity Proasic Technology Mapper, Version 9.0.2, Build 065R, Built Mar  5 2008 17:44:07
Copyright (C) 1994-2008, Synplicity Inc.  All Rights Reserved
Product Version Version 9.0.2A2
@N:<a href="@N:MF249:@XP_HELP">MF249</a> : <!@TM:1219108136> | Running in 32-bit mode. 
@N:<a href="@N:MF258:@XP_HELP">MF258</a> : <!@TM:1219108136> | Gated clock conversion disabled  


RTL optimization done.

Finished RTL optimizations (Time elapsed 0h:00m:00s; Memory used current: 39MB peak: 41MB)
@N:<a href="@N:MF238:@XP_HELP">MF238</a> : <a href="e:\programer_new\uart\project\hdl\uart_test.v:54:16:54:29:@N:MF238:@XP_MSG">uart_test.v(54)</a><!@TM:1219108136> | Found 8 bit incrementor, 'senddata_1[7:0]'
@N: : <a href="e:\programer_new\uart\project\hdl\rec.v:74:0:74:6:@N::@XP_MSG">rec.v(74)</a><!@TM:1219108136> | Found counter in view:work.rec(verilog) inst count_bit[3:0]
@N: : <a href="e:\programer_new\uart\project\hdl\rec.v:74:0:74:6:@N::@XP_MSG">rec.v(74)</a><!@TM:1219108136> | Found counter in view:work.rec(verilog) inst count[3:0]
@N: : <a href="e:\programer_new\uart\project\hdl\rec.v:49:0:49:6:@N::@XP_MSG">rec.v(49)</a><!@TM:1219108136> | Found counter in view:work.rec(verilog) inst cnt[15:0]
@N: : <a href="e:\programer_new\uart\project\hdl\send.v:90:0:90:6:@N::@XP_MSG">send.v(90)</a><!@TM:1219108136> | Found counter in view:work.send(verilog) inst bincnt[3:0]
@N: : <a href="e:\programer_new\uart\project\hdl\send.v:49:0:49:6:@N::@XP_MSG">send.v(49)</a><!@TM:1219108136> | Found counter in view:work.send(verilog) inst cnt[15:0]

Finished factoring (Time elapsed 0h:00m:01s; Memory used current: 40MB peak: 41MB)

Finished gated-clock and generated-clock conversion (Time elapsed 0h:00m:01s; Memory used current: 40MB peak: 41MB)

Finished generic timing optimizations - Pass 1 (Time elapsed 0h:00m:01s; Memory used current: 40MB peak: 42MB)

Starting Early Timing Optimization (Time elapsed 0h:00m:01s; Memory used current: 41MB peak: 42MB)

Finished Early Timing Optimization (Time elapsed 0h:00m:01s; Memory used current: 41MB peak: 42MB)

Finished generic timing optimizations - Pass 2 (Time elapsed 0h:00m:01s; Memory used current: 41MB peak: 42MB)

Finished preparing to map (Time elapsed 0h:00m:01s; Memory used current: 42MB peak: 42MB)
Promoting Net clock_c on CLKBUF  clock_pad
Buffering clksend, fanout 20 segments 2

Finished technology mapping (Time elapsed 0h:00m:01s; Memory used current: 41MB peak: 42MB)

Finished technology timing optimizations and critical path resynthesis (Time elapsed 0h:00m:01s; Memory used current: 41MB peak: 42MB)

Added 1 Buffers
Added 0 Cells via replication
	Added 0 Sequential Cells via replication
	Added 0 Combinational Cells via replication

Finished restoring hierarchy (Time elapsed 0h:00m:01s; Memory used current: 41MB peak: 42MB)
Writing Analyst data base E:\programer_new\UART\project\synthesis\uart_test.srm
@N:<a href="@N:BN225:@XP_HELP">BN225</a> : <!@TM:1219108136> | Writing default property annotation file E:\programer_new\UART\project\synthesis\uart_test.map. 
Writing EDIF Netlist and constraint files
Version 9.0.2A2
Found clock uart_test|clock with period 10.00ns 
Found clock rec|RI_inferred_clock with period 10.00ns 
Found clock send|clkout_inferred_clock with period 10.00ns 


<a name=timingReport2>##### START OF TIMING REPORT #####[
# Timing Report written on Tue Aug 19 09:09:01 2008
#


Top view:               uart_test
Library name:           PA3
Operating conditions:   COMWC-2 ( T = 70.0, V = 1.42, P = 1.30, tree_type = balanced_tree )
Requested Frequency:    100.0 MHz
Wire load mode:         top
Wire load model:        proasic3
Paths requested:        5
Constraint File(s):    
@N:<a href="@N:MT320:@XP_HELP">MT320</a> : <!@TM:1219108141> | This timing report estimates place and route data. Please look at the place and route timing report for final timing.. 

@N:<a href="@N:MT322:@XP_HELP">MT322</a> : <!@TM:1219108141> | Clock constraints cover only FF-to-FF paths associated with the clock.. 



<a name=performanceSummary3>Performance Summary 
*******************


Worst slack in design: 1.886

                               Requested     Estimated     Requested     Estimated               Clock        Clock              
Starting Clock                 Frequency     Frequency     Period        Period        Slack     Type         Group              
---------------------------------------------------------------------------------------------------------------------------------
send|clkout_inferred_clock     100.0 MHz     789.4 MHz     10.000        1.267         8.733     inferred     Inferred_clkgroup_2
uart_test|clock                100.0 MHz     123.2 MHz     10.000        8.114         1.886     inferred     Inferred_clkgroup_1
=================================================================================================================================





<a name=clockRelationships4>Clock Relationships
*******************

Clocks                                                  |    rise  to  rise   |    fall  to  fall   |    rise  to  fall   |    fall  to  rise 
----------------------------------------------------------------------------------------------------------------------------------------------
Starting                    Ending                      |  constraint  slack  |  constraint  slack  |  constraint  slack  |  constraint  slack
----------------------------------------------------------------------------------------------------------------------------------------------
rec|RI_inferred_clock       uart_test|clock             |  Diff grp    -      |  No paths    -      |  No paths    -      |  No paths    -    
uart_test|clock             rec|RI_inferred_clock       |  Diff grp    -      |  No paths    -      |  No paths    -      |  No paths    -    
uart_test|clock             uart_test|clock             |  10.000      1.886  |  No paths    -      |  No paths    -      |  No paths    -    
uart_test|clock             send|clkout_inferred_clock  |  Diff grp    -      |  No paths    -      |  No paths    -      |  No paths    -    
send|clkout_inferred_clock  uart_test|clock             |  Diff grp    -      |  No paths    -      |  No paths    -      |  No paths    -    
send|clkout_inferred_clock  send|clkout_inferred_clock  |  10.000      8.733  |  No paths    -      |  No paths    -      |  No paths    -    
==============================================================================================================================================
 Note: 'No paths' indicates there are no paths in the design for that pair of clock edges.
       'Diff grp' indicates that paths exist but the starting clock and ending clock are in different clock groups.



<a name=interfaceInfo5>Interface Information 
*********************

		No IO constraint found 



====================================
<a name=clockReport6>Detailed Report for Clock: send|clkout_inferred_clock
====================================



<a name=startingSlack7>Starting Points with Worst Slack
********************************

             Starting                                                  Arrival          
Instance     Reference                      Type     Pin     Net       Time        Slack
             Clock                                                                      
----------------------------------------------------------------------------------------
WR_R1        send|clkout_inferred_clock     DFN1     Q       WR_R1     0.550       8.733
WR_R2        send|clkout_inferred_clock     DFN1     Q       WR_R2     0.550       8.733
========================================================================================


<a name=endingSlack8>Ending Points with Worst Slack
******************************

             Starting                                                  Required          
Instance     Reference                      Type     Pin     Net       Time         Slack
             Clock                                                                       
-----------------------------------------------------------------------------------------
WR_R2        send|clkout_inferred_clock     DFN1     D       WR_R1     9.572        8.733
WR_R3        send|clkout_inferred_clock     DFN1     D       WR_R2     9.572        8.733
=========================================================================================



<a name=worstPaths9>Worst Path Information
<a href="E:\programer_new\UART\project\synthesis\uart_test.srr:fp:10588:10825:@XP_NAMES_GATE">View Worst Path in Analyst</a>
***********************

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
caoporn国产一区二区| 91麻豆精品国产91久久久更新时间| 国产精品视频你懂的| 高清视频一区二区| 亚洲欧美乱综合| 欧美三级中文字幕在线观看| 视频精品一区二区| 日韩免费性生活视频播放| 国产美女久久久久| 中文字幕av一区二区三区高| 国产精品日韩精品欧美在线| 91丝袜美腿高跟国产极品老师| 亚洲精选一二三| 欧美精品久久天天躁| 久久福利资源站| 国产欧美日韩中文久久| 色综合久久综合| 亚洲va中文字幕| 337p日本欧洲亚洲大胆精品| 成人禁用看黄a在线| 一区二区三区不卡在线观看 | 欧美日韩情趣电影| 蜜臀久久99精品久久久久宅男| 精品久久久久一区二区国产| 不卡一区二区中文字幕| 亚洲亚洲精品在线观看| 日韩欧美国产成人一区二区| 成人性生交大片| 亚洲国产美女搞黄色| 精东粉嫩av免费一区二区三区 | 亚洲精品一区二区精华| www.亚洲国产| 三级亚洲高清视频| 欧美国产精品一区二区| 欧美色涩在线第一页| 麻豆专区一区二区三区四区五区| 日本一区二区视频在线| 欧美日韩在线播放三区四区| 国产精品主播直播| 亚洲国产精品综合小说图片区| 精品国偷自产国产一区| 色天天综合色天天久久| 久久福利视频一区二区| 亚洲欧美另类小说| 精品对白一区国产伦| 欧美一a一片一级一片| 欧美一区二区性放荡片| 中文幕一区二区三区久久蜜桃| 欧美中文字幕亚洲一区二区va在线| 激情图片小说一区| 亚洲综合999| 欧美激情综合在线| 91精品在线一区二区| 99久久精品国产麻豆演员表| 蜜桃视频第一区免费观看| 亚洲乱码一区二区三区在线观看| 日韩欧美一级在线播放| 色94色欧美sute亚洲线路一ni| 狠狠色2019综合网| 水野朝阳av一区二区三区| 中文字幕一区二| 久久影院视频免费| 欧美丰满高潮xxxx喷水动漫| 91一区二区三区在线观看| 国产一区二区三区视频在线播放| 亚洲一区二区三区在线看| 国产精品久久久久三级| 久久综合一区二区| 在线成人免费视频| 91福利国产精品| 成人精品视频一区二区三区| 九色综合狠狠综合久久| 4438x亚洲最大成人网| 99久久精品国产一区| 国产丶欧美丶日本不卡视频| 日本伊人午夜精品| 亚洲午夜一区二区| 1区2区3区国产精品| 国产亚洲精品超碰| 精品日韩av一区二区| 欧美日韩国产成人在线91| 色悠悠亚洲一区二区| 成人性生交大片免费看在线播放| 激情小说亚洲一区| 美腿丝袜亚洲一区| 三级成人在线视频| 亚洲一区二区三区激情| 亚洲欧美二区三区| 中文字幕一区二区不卡| 欧美激情在线观看视频免费| 26uuu精品一区二区三区四区在线| 制服丝袜av成人在线看| 欧美日韩中文字幕一区二区| 色婷婷av一区二区三区大白胸 | 日韩精品一区第一页| 亚洲一区精品在线| 一片黄亚洲嫩模| 亚洲码国产岛国毛片在线| 日韩理论片在线| 国产精品久久久久久久久久久免费看 | 91精品综合久久久久久| 在线综合+亚洲+欧美中文字幕| 欧美亚洲国产怡红院影院| 91官网在线观看| 色欧美片视频在线观看| 色国产综合视频| 色婷婷香蕉在线一区二区| 色哟哟日韩精品| 日本高清不卡一区| 欧美亚洲国产一区二区三区va | 1000部国产精品成人观看| 国产精品二三区| 中文字幕亚洲区| 综合久久国产九一剧情麻豆| 亚洲免费在线电影| 亚洲在线视频免费观看| 亚洲va欧美va国产va天堂影院| 亚洲成人自拍网| 日本欧美韩国一区三区| 蜜桃av一区二区在线观看| 伦理电影国产精品| 国产又黄又大久久| 国产1区2区3区精品美女| 成人理论电影网| 91麻豆视频网站| 欧美日韩一区二区欧美激情| 91精品国产综合久久香蕉麻豆| 欧美一区二区在线不卡| 久久伊99综合婷婷久久伊| 欧美极品aⅴ影院| 亚洲猫色日本管| 天天av天天翘天天综合网 | 国产女人18水真多18精品一级做 | 亚洲欧美激情视频在线观看一区二区三区 | 中文字幕欧美一| 一区二区三区在线视频观看| 亚洲第一主播视频| 蜜桃一区二区三区在线| 国产麻豆精品一区二区| 99久久综合国产精品| 欧美亚洲精品一区| 日韩欧美国产午夜精品| 欧美国产欧美综合| 亚洲一区二区综合| 蜜臀av性久久久久av蜜臀妖精| 国产成人在线观看| 91精品办公室少妇高潮对白| 欧美精品一卡两卡| 久久久久99精品国产片| 亚洲日本电影在线| 午夜精品福利一区二区蜜股av | 日韩久久一区二区| 午夜精品福利一区二区蜜股av| 国产在线一区观看| 91国产福利在线| 精品人在线二区三区| 国产精品国产自产拍在线| 亚洲第四色夜色| 国产麻豆午夜三级精品| 欧美在线播放高清精品| 26uuu久久天堂性欧美| 亚洲精品你懂的| 精品亚洲免费视频| 91麻豆国产香蕉久久精品| 日韩一区二区三区四区| 国产精品亲子伦对白| 日日噜噜夜夜狠狠视频欧美人| 国产成人综合网| 欧美日韩精品久久久| 久久精品综合网| 亚洲成av人片| 成人综合在线视频| 9191成人精品久久| 中文字幕在线播放不卡一区| 免费在线一区观看| 91一区二区在线观看| 精品久久久久久久人人人人传媒 | 欧美三区在线视频| 国产午夜亚洲精品理论片色戒| 亚洲午夜成aⅴ人片| 国产精品88888| 7777精品伊人久久久大香线蕉经典版下载 | 久久亚洲精品国产精品紫薇| 夜夜精品浪潮av一区二区三区| 国产一区在线看| 欧美日韩国产影片| 中文久久乱码一区二区| 免费成人在线视频观看| 色偷偷久久人人79超碰人人澡| 日韩免费在线观看| 夜夜精品视频一区二区| 成人高清视频在线观看| 欧美第一区第二区| 亚洲一区二区三区四区五区中文| 国产成人自拍网| 欧美videossexotv100| 亚洲一区二区欧美日韩| k8久久久一区二区三区 | 亚洲综合久久久| 亚洲人成小说网站色在线|